blob: 41e9796664b411ce4a7461927491c2533a9e95cc [file] [log] [blame]
Masahiro Yamada5894ca02014-10-03 19:21:06 +09001/*
Masahiro Yamada5d0607c2016-03-18 16:41:44 +09002 * Copyright (C) 2011-2016 Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada5894ca02014-10-03 19:21:06 +09003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
Masahiro Yamadaf6e7f072015-05-29 17:30:00 +09007#include <linux/io.h>
Masahiro Yamada107b3fb2016-01-09 01:51:13 +09008
9#include "../init.h"
Masahiro Yamada107b3fb2016-01-09 01:51:13 +090010#include "sbc-regs.h"
Masahiro Yamada5894ca02014-10-03 19:21:06 +090011
Masahiro Yamada5d0607c2016-03-18 16:41:44 +090012/* slower but LED works */
13#define SBCTRL0_SAVEPIN_PERI_VALUE 0x55450000
14#define SBCTRL1_SAVEPIN_PERI_VALUE 0x07168d00
15#define SBCTRL2_SAVEPIN_PERI_VALUE 0x34000009
16#define SBCTRL4_SAVEPIN_PERI_VALUE 0x02110110
17
18/* faster but LED does not work */
19#define SBCTRL0_SAVEPIN_MEM_VALUE 0x55450000
20#define SBCTRL1_SAVEPIN_MEM_VALUE 0x06057700
21/* NOR flash needs more wait counts than SRAM */
22#define SBCTRL2_SAVEPIN_MEM_VALUE 0x34000009
23#define SBCTRL4_SAVEPIN_MEM_VALUE 0x02110210
24
Masahiro Yamada5b660062016-03-30 20:17:02 +090025int uniphier_sbc_init_savepin(const struct uniphier_board_data *bd)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090026{
Masahiro Yamada5894ca02014-10-03 19:21:06 +090027 /*
28 * Only CS1 is connected to support card.
29 * BKSZ[1:0] should be set to "01".
30 */
31 writel(SBCTRL0_SAVEPIN_PERI_VALUE, SBCTRL10);
32 writel(SBCTRL1_SAVEPIN_PERI_VALUE, SBCTRL11);
33 writel(SBCTRL2_SAVEPIN_PERI_VALUE, SBCTRL12);
34 writel(SBCTRL4_SAVEPIN_PERI_VALUE, SBCTRL14);
35
Masahiro Yamadab1156782014-12-06 00:03:19 +090036 if (boot_is_swapped()) {
Masahiro Yamada5894ca02014-10-03 19:21:06 +090037 /*
38 * Boot Swap On: boot from external NOR/SRAM
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090039 * 0x42000000-0x43ffffff is a mirror of 0x40000000-0x41ffffff.
Masahiro Yamada5894ca02014-10-03 19:21:06 +090040 *
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090041 * 0x40000000-0x41efffff, 0x42000000-0x43efffff: memory bank
42 * 0x41f00000-0x41ffffff, 0x43f00000-0x43ffffff: peripherals
Masahiro Yamada5894ca02014-10-03 19:21:06 +090043 */
44 writel(0x0000bc01, SBBASE0);
Masahiro Yamadab1156782014-12-06 00:03:19 +090045 } else {
46 /*
47 * Boot Swap Off: boot from mask ROM
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090048 * 0x40000000-0x41ffffff: mask ROM
49 * 0x42000000-0x43efffff: memory bank (31MB)
50 * 0x43f00000-0x43ffffff: peripherals (1MB)
Masahiro Yamadab1156782014-12-06 00:03:19 +090051 */
52 writel(0x0000be01, SBBASE0); /* dummy */
53 writel(0x0200be01, SBBASE1);
Masahiro Yamada5894ca02014-10-03 19:21:06 +090054 }
Masahiro Yamada323d1f92015-09-22 00:27:39 +090055
56 return 0;
Masahiro Yamada5894ca02014-10-03 19:21:06 +090057}