Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <asm/mmu.h> |
| 8 | |
| 9 | struct fsl_e_tlb_entry tlb_table[] = { |
| 10 | /* TLB 0 - for temp stack in cache */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 11 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR, |
| 12 | CFG_SYS_INIT_RAM_ADDR_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 13 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 14 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 15 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024, |
| 16 | CFG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 17 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 18 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 19 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024, |
| 20 | CFG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 21 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 22 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 23 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024, |
| 24 | CFG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 25 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 26 | 0, 0, BOOKE_PAGESZ_4K, 0), |
| 27 | |
| 28 | /* TLB 1 */ |
| 29 | /* *I*** - Covers boot page */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 30 | #if defined(CONFIG_SYS_RAMBOOT) && defined(CFG_SYS_INIT_L3_ADDR) && \ |
Udit Agarwal | bef1845 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 31 | !defined(CONFIG_NXP_ESBC) |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 32 | /* |
| 33 | * *I*G - L3SRAM. When L3 is used as 256K SRAM, the address of the |
| 34 | * SRAM is at 0xfffc0000, it covered the 0xfffff000. |
| 35 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 36 | SET_TLB_ENTRY(1, CFG_SYS_INIT_L3_ADDR, CFG_SYS_INIT_L3_ADDR, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 37 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 38 | 0, 0, BOOKE_PAGESZ_256K, 1), |
Sumit Garg | aa36c84 | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 39 | |
Udit Agarwal | bef1845 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 40 | #elif defined(CONFIG_NXP_ESBC) && defined(CONFIG_SPL_BUILD) |
Sumit Garg | aa36c84 | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 41 | /* |
| 42 | * *I*G - L3SRAM. When L3 is used as 256K SRAM, in case of Secure Boot |
| 43 | * the physical address of the SRAM is at 0xbffc0000, |
| 44 | * and virtual address is 0xfffc0000 |
| 45 | */ |
| 46 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 47 | SET_TLB_ENTRY(1, CFG_SYS_INIT_L3_VADDR, |
| 48 | CFG_SYS_INIT_L3_ADDR, |
Sumit Garg | aa36c84 | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 49 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 50 | 0, 0, BOOKE_PAGESZ_256K, 1), |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 51 | #else |
| 52 | SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, |
| 53 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 54 | 0, 0, BOOKE_PAGESZ_4K, 1), |
| 55 | #endif |
| 56 | |
| 57 | /* *I*G* - CCSRBAR */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 58 | SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 59 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 60 | 0, 1, BOOKE_PAGESZ_16M, 1), |
| 61 | |
| 62 | /* *I*G* - Flash, localbus */ |
| 63 | /* This will be changed to *I*G* after relocation to RAM. */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 64 | SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 65 | MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, |
| 66 | 0, 2, BOOKE_PAGESZ_256M, 1), |
| 67 | |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 68 | #ifndef CONFIG_SPL_BUILD |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 69 | /* *I*G* - PCI */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 70 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 71 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 72 | 0, 3, BOOKE_PAGESZ_1G, 1), |
| 73 | |
| 74 | /* *I*G* - PCI I/O */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 75 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 76 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 77 | 0, 4, BOOKE_PAGESZ_256K, 1), |
| 78 | |
| 79 | /* Bman/Qman */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 80 | #ifdef CFG_SYS_BMAN_MEM_PHYS |
| 81 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE, CFG_SYS_BMAN_MEM_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 82 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 83 | 0, 5, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 84 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE + 0x01000000, |
| 85 | CFG_SYS_BMAN_MEM_PHYS + 0x01000000, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 86 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 87 | 0, 6, BOOKE_PAGESZ_16M, 1), |
| 88 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 89 | #ifdef CFG_SYS_QMAN_MEM_PHYS |
| 90 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE, CFG_SYS_QMAN_MEM_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 91 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 92 | 0, 7, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 93 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE + 0x01000000, |
| 94 | CFG_SYS_QMAN_MEM_PHYS + 0x01000000, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 95 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 96 | 0, 8, BOOKE_PAGESZ_16M, 1), |
| 97 | #endif |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 98 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 99 | #ifdef CFG_SYS_DCSRBAR_PHYS |
| 100 | SET_TLB_ENTRY(1, CFG_SYS_DCSRBAR, CFG_SYS_DCSRBAR_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 101 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 102 | 0, 9, BOOKE_PAGESZ_4M, 1), |
| 103 | #endif |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 104 | #ifdef CFG_SYS_NAND_BASE |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 105 | /* |
| 106 | * *I*G - NAND |
| 107 | * entry 14 and 15 has been used hard coded, they will be disabled |
| 108 | * in cpu_init_f, so we use entry 16 for nand. |
| 109 | */ |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 110 | SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 111 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 112 | 0, 10, BOOKE_PAGESZ_64K, 1), |
| 113 | #endif |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 114 | #ifdef CFG_SYS_CPLD_BASE |
| 115 | SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS, |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 116 | MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 117 | 0, 11, BOOKE_PAGESZ_256K, 1), |
| 118 | #endif |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 119 | |
| 120 | #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 121 | SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE, |
York Sun | 316f0d0 | 2017-12-05 10:57:54 -0800 | [diff] [blame] | 122 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 123 | 0, 12, BOOKE_PAGESZ_1G, 1), |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 124 | SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE + 0x40000000, |
| 125 | CFG_SYS_DDR_SDRAM_BASE + 0x40000000, |
York Sun | 316f0d0 | 2017-12-05 10:57:54 -0800 | [diff] [blame] | 126 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 127 | 0, 13, BOOKE_PAGESZ_1G, 1) |
| 128 | #endif |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 129 | }; |
| 130 | |
| 131 | int num_tlb_entries = ARRAY_SIZE(tlb_table); |