blob: 5674e20fc8227005adf1a54dafb65b59087819fc [file] [log] [blame]
wdenk8ed96042005-01-09 23:16:25 +00001/*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Kshitij Gupta <kshitij@ti.com>
6 *
7 * Configuration settings for the 242x TI H4 board.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
35#define CONFIG_OMAP 1 /* in a TI OMAP core */
36#define CONFIG_OMAP2420 1 /* which is in a 2420 */
37#define CONFIG_OMAP2420H4 1 /* and on a H4 board */
wdenk082acfd2005-01-10 00:01:04 +000038/*#define CONFIG_APTIX 1 #* define if on APTIX test chip */
39/*#define CONFIG_VIRTIO 1 #* Using Virtio simulator */
wdenk8ed96042005-01-09 23:16:25 +000040
wdenk289f9322005-01-12 00:15:14 +000041/* Clock config to target*/
Wolfgang Denk49a75812005-09-25 18:41:04 +020042#define PRCM_CONFIG_II 1
43//#define PRCM_CONFIG_III 1
wdenk8ed96042005-01-09 23:16:25 +000044
45#include <asm/arch/omap2420.h> /* get chip and board defs */
46
wdenk289f9322005-01-12 00:15:14 +000047/* On H4, NOR and NAND flash are mutual exclusive.
48 Define this if you want to use NAND
49 */
wdenk5a95f6f2005-01-12 00:38:03 +000050/*#define CFG_NAND_BOOT */
wdenk289f9322005-01-12 00:15:14 +000051
wdenk8ed96042005-01-09 23:16:25 +000052#ifdef CONFIG_APTIX
53#define V_SCLK 1500000
54#else
55#define V_SCLK 12000000
56#endif
57
58/* input clock of PLL */
59/* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
60#define CONFIG_SYS_CLK_FREQ V_SCLK
61
62#undef CONFIG_USE_IRQ /* no support for IRQs */
63#define CONFIG_MISC_INIT_R
64
65#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
66#define CONFIG_SETUP_MEMORY_TAGS 1
67#define CONFIG_INITRD_TAG 1
wdenk289f9322005-01-12 00:15:14 +000068#define CONFIG_REVISION_TAG 1
wdenk8ed96042005-01-09 23:16:25 +000069
70/*
71 * Size of malloc() pool
72 */
73#define CFG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
74#define CFG_MALLOC_LEN (CFG_ENV_SIZE + SZ_128K)
75#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
76
77/*
78 * Hardware drivers
79 */
wdenk082acfd2005-01-10 00:01:04 +000080
wdenk8ed96042005-01-09 23:16:25 +000081/*
82 * SMC91c96 Etherent
83 */
84#define CONFIG_DRIVER_LAN91C96
85#define CONFIG_LAN91C96_BASE (H4_CS1_BASE+0x300)
86#define CONFIG_LAN91C96_EXT_PHY
87
88/*
89 * NS16550 Configuration
90 */
91#ifdef CONFIG_APTIX
92#define V_NS16550_CLK (6000000) /* 6MHz in current MaxSet */
93#else
94#define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
95#endif
96
97#define CFG_NS16550
98#define CFG_NS16550_SERIAL
99#define CFG_NS16550_REG_SIZE (-4)
100#define CFG_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
101#define CFG_NS16550_COM1 OMAP2420_UART1
102
103/*
104 * select serial console configuration
105 */
106#define CONFIG_SERIAL1 1 /* UART1 on H4 */
107
108 /*
109 * I2C configuration
110 */
111#define CONFIG_HARD_I2C
112#define CFG_I2C_SPEED 100000
113#define CFG_I2C_SLAVE 1
114#define CONFIG_DRIVER_OMAP24XX_I2C
115
116/* allow to overwrite serial and ethaddr */
117#define CONFIG_ENV_OVERWRITE
118#define CONFIG_CONS_INDEX 1
119#define CONFIG_BAUDRATE 115200
120#define CFG_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
121
wdenk289f9322005-01-12 00:15:14 +0000122#ifdef CFG_NAND_BOOT
123#define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP | CFG_CMD_I2C | CFG_CMD_NAND | CFG_CMD_JFFS2)
124#else
Wolfgang Denk49a75812005-09-25 18:41:04 +0200125#define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_DHCP | CFG_CMD_I2C | CFG_CMD_JFFS2) & ~CFG_CMD_AUTOSCRIPT)
wdenk289f9322005-01-12 00:15:14 +0000126#endif
wdenk8ed96042005-01-09 23:16:25 +0000127#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
128
129/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
130#include <cmd_confdefs.h>
131
wdenk289f9322005-01-12 00:15:14 +0000132/*
133 * Board NAND Info.
134 */
135#define CFG_NAND_ADDR 0x04000000 /* physical address to access nand at CS0*/
136
137#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
138#define SECTORSIZE 512
139
140#define ADDR_COLUMN 1
141#define ADDR_PAGE 2
142#define ADDR_COLUMN_PAGE 3
143
144#define NAND_ChipID_UNKNOWN 0x00
145#define NAND_MAX_FLOORS 1
146#define NAND_MAX_CHIPS 1
147
148#define WRITE_NAND_COMMAND(d, adr) do {*(volatile u16 *)0x6800A07C = d;} while(0)
149#define WRITE_NAND_ADDRESS(d, adr) do {*(volatile u16 *)0x6800A080 = d;} while(0)
150#define WRITE_NAND(d, adr) do {*(volatile u16 *)0x6800A084 = d;} while(0)
151#define READ_NAND(adr) (*(volatile u16 *)0x6800A084)
152#define NAND_WAIT_READY(nand) udelay(10)
153
154#define NAND_NO_RB 1
155
156#define CFG_NAND_WP
157#define NAND_WP_OFF() do {*(volatile u32 *)(0x6800A050) |= 0x00000010;} while(0)
158#define NAND_WP_ON() do {*(volatile u32 *)(0x6800A050) &= ~0x00000010;} while(0)
159
160
161#define NAND_CTL_CLRALE(nandptr)
162#define NAND_CTL_SETALE(nandptr)
163#define NAND_CTL_CLRCLE(nandptr)
164#define NAND_CTL_SETCLE(nandptr)
165#define NAND_DISABLE_CE(nand)
166#define NAND_ENABLE_CE(nand)
167
168
wdenk8ed96042005-01-09 23:16:25 +0000169#define CONFIG_BOOTDELAY 3
170
171#ifdef NFS_BOOT_DEFAULTS
172#define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd root=/dev/nfs rw nfsroot=128.247.77.158:/home/a0384864/wtbu/rootfs ip=dhcp"
173#else
174#define CONFIG_BOOTARGS "root=/dev/ram0 rw mem=32M console=ttyS0,115200n8 initrd=0x80600000,8M ramdisk_size=8192"
175#endif
176
177#define CONFIG_NETMASK 255.255.254.0
178#define CONFIG_IPADDR 128.247.77.90
179#define CONFIG_SERVERIP 128.247.77.158
180#define CONFIG_BOOTFILE "uImage"
181
182/*
183 * Miscellaneous configurable options
184 */
185#ifdef CONFIG_APTIX
186#define V_PROMPT "OMAP2420 Aptix # "
187#else
188#define V_PROMPT "OMAP242x H4 # "
189#endif
190
191#define CFG_LONGHELP /* undef to save memory */
192#define CFG_PROMPT V_PROMPT
193#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
194/* Print Buffer Size */
195#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
196#define CFG_MAXARGS 16 /* max number of command args */
197#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
198
199#define CFG_MEMTEST_START (OMAP2420_SDRC_CS0) /* memtest works on */
200#define CFG_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
201
202#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
203
204#define CFG_LOAD_ADDR (OMAP2420_SDRC_CS0) /* default load address */
205
206/* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
207 * 32KHz clk, or from external sig. This rate is divided by a local divisor.
208 */
209#ifdef CONFIG_APTIX
210#define V_PVT 3
211#else
212#define V_PVT 7 /* use with 12MHz/128 */
213#endif
214
215#define CFG_TIMERBASE OMAP2420_GPT2
216#define CFG_PVT V_PVT /* 2^(pvt+1) */
217#define CFG_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CFG_PVT))
218
219/*-----------------------------------------------------------------------
220 * Stack sizes
221 *
222 * The stack sizes are set up in start.S using the settings below
223 */
224#define CONFIG_STACKSIZE SZ_128K /* regular stack */
225#ifdef CONFIG_USE_IRQ
226#define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
227#define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
228#endif
229
230/*-----------------------------------------------------------------------
231 * Physical Memory Map
232 */
233#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
234#define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
235#define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
236#define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
237
Wolfgang Denk49a75812005-09-25 18:41:04 +0200238#define PHYS_FLASH_SECT_SIZE SZ_128K
wdenk8ed96042005-01-09 23:16:25 +0000239#define PHYS_FLASH_1 H4_CS0_BASE /* Flash Bank #1 */
240#define PHYS_FLASH_SIZE_1 SZ_32M
241#define PHYS_FLASH_2 (H4_CS0_BASE+SZ_32M) /* same cs, 2 chips in series */
242#define PHYS_FLASH_SIZE_2 SZ_32M
wdenk8ed96042005-01-09 23:16:25 +0000243
244/*-----------------------------------------------------------------------
245 * FLASH and environment organization
246 */
Wolfgang Denk49a75812005-09-25 18:41:04 +0200247#define CFG_FLASH_BASE PHYS_FLASH_1
wdenk8ed96042005-01-09 23:16:25 +0000248#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
249#define CFG_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
Wolfgang Denk49a75812005-09-25 18:41:04 +0200250#define CFG_MONITOR_BASE CFG_FLASH_BASE /* Monitor at beginning of flash */
251#define CFG_MONITOR_LEN SZ_128K /* Reserve 1 sector */
252#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE + PHYS_FLASH_SIZE_1 }
wdenk8ed96042005-01-09 23:16:25 +0000253
wdenk289f9322005-01-12 00:15:14 +0000254#ifdef CFG_NAND_BOOT
255#define CFG_ENV_IS_IN_NAND 1
256#define CFG_ENV_OFFSET 0x80000 /* environment starts here */
257#else
wdenk8ed96042005-01-09 23:16:25 +0000258#define CFG_ENV_ADDR (CFG_FLASH_BASE + SZ_128K)
259#define CFG_ENV_IS_IN_FLASH 1
Wolfgang Denk49a75812005-09-25 18:41:04 +0200260#define CFG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
261#define CFG_ENV_OFFSET ( CFG_MONITOR_BASE + CFG_MONITOR_LEN ) /* Environment after Monitor */
wdenk289f9322005-01-12 00:15:14 +0000262#endif
wdenk8ed96042005-01-09 23:16:25 +0000263
Wolfgang Denk49a75812005-09-25 18:41:04 +0200264
265
266
267/*-----------------------------------------------------------------------
268 * CFI FLASH driver setup
269 */
270#define CFG_FLASH_CFI 1 /* Flash memory is CFI compliant */
271#define CFG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
272#define CFG_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
273#define CFG_FLASH_PROTECTION 1 /* Use hardware sector protection */
274
wdenk8ed96042005-01-09 23:16:25 +0000275/* timeout values are in ticks */
Wolfgang Denk49a75812005-09-25 18:41:04 +0200276#define CFG_FLASH_ERASE_TOUT (100*CFG_HZ) /* Timeout for Flash Erase */
277#define CFG_FLASH_WRITE_TOUT (100*CFG_HZ) /* Timeout for Flash Write */
wdenk289f9322005-01-12 00:15:14 +0000278
wdenk289f9322005-01-12 00:15:14 +0000279#define CFG_JFFS2_MEM_NAND
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200280
281/*
282 * JFFS2 partitions
283 */
284/* No command line, one static partition, whole device */
285#undef CONFIG_JFFS2_CMDLINE
286#define CONFIG_JFFS2_DEV "nor1"
287#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
288#define CONFIG_JFFS2_PART_OFFSET 0x00000000
289
290/* mtdparts command line support */
291/* Note: fake mtd_id used, no linux mtd map file */
292/*
293#define CONFIG_JFFS2_CMDLINE
294#define MTDIDS_DEFAULT "nor1=omap2420-1"
295#define MTDPARTS_DEFAULT "mtdparts=omap2420-1:-(jffs2)"
296*/
wdenk8ed96042005-01-09 23:16:25 +0000297
298#endif /* __CONFIG_H */