blob: 5377683feb812a28cec28c1cf7632ee2c32b7cbe [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin1ace4022014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000015#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
16
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030017#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000018#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030019#endif
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000020
21/*
22 * Memory configurations
23 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000024#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000025#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
26#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000027
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000028#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
29 - GENERATED_GBL_DATA_SIZE)
30
31/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020032 * DMA
33 */
34#if !defined(CONFIG_SPL_BUILD)
35#define CONFIG_DMA_LPC32XX
36#endif
37
38/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030039 * GPIO
40 */
41#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030042
43/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030044 * Ethernet
45 */
46#define CONFIG_RMII
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030047#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030048#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030049
50/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000051 * NOR Flash
52 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000053#define CONFIG_SYS_MAX_FLASH_BANKS 1
54#define CONFIG_SYS_MAX_FLASH_SECT 71
55#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
56#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000057
58/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030059 * NAND controller
60 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030061#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
62#define CONFIG_SYS_MAX_NAND_DEVICE 1
63#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
64
65/*
66 * NAND chip timings
67 */
68#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
69#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
70#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
71#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
72#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
73#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
74#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
75#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
76
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +030077#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
78#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +030079
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030080/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020081 * USB
82 */
83#define CONFIG_USB_OHCI_LPC32XX
84#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020085
86/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000087 * U-Boot General Configurations
88 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000089#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000090#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
91
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030092/*
93 * Pass open firmware flat tree
94 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030095
96/*
97 * Environment
98 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030099
100#define CONFIG_BOOTCOMMAND \
101 "dhcp; " \
102 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
103 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
104 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
105 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
106 "bootm ${loadaddr} - ${dtbaddr}"
107
108#define CONFIG_EXTRA_ENV_SETTINGS \
109 "autoload=no\0" \
110 "ethaddr=00:01:90:00:C0:81\0" \
111 "dtbaddr=0x81000000\0" \
112 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
113 "tftpdir=vladimir/oe/devkit3250\0" \
114 "userargs=oops=panic\0"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000115
116/*
117 * U-Boot Commands
118 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000119
120/*
121 * Boot Linux
122 */
123#define CONFIG_CMDLINE_TAG
124#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000125
126#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000127
128/*
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300129 * SPL specific defines
130 */
131/* SPL will be executed at offset 0 */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300132
133/* SPL will use SRAM as stack */
134#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300135
136/* Use the framework and generic lib */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300137
138/* SPL will use serial */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300139
140/* SPL loads an image from NAND */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300141#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300142
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300143#define CONFIG_SPL_NAND_SOFTECC
144
145#define CONFIG_SPL_MAX_SIZE 0x20000
146#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
147
148/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
149#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
150#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
151
152#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
153#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
154
155/* See common/spl/spl.c spl_set_header_raw_uboot() */
156#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
157
158/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000159 * Include SoC specific configuration
160 */
161#include <asm/arch/config.h>
162
163#endif /* __CONFIG_DEVKIT3250_H__*/