blob: 9c430be41531b0d44ea51ffb0f6e6c42a692d96a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Tim Schendekehl14c32612011-11-01 23:55:01 +00002/*
3 * (C) Copyright 2011
4 * egnite GmbH <info@egnite.de>
5 *
6 * Configuation settings for Ethernut 5 with AT91SAM9XE.
Tim Schendekehl14c32612011-11-01 23:55:01 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include <asm/hardware.h>
13
14/* The first stage boot loader expects u-boot running at this address. */
Tim Schendekehl14c32612011-11-01 23:55:01 +000015
16/* The first stage boot loader takes care of low level initialization. */
17#define CONFIG_SKIP_LOWLEVEL_INIT
18
19/* Set our official architecture number. */
Tim Schendekehl14c32612011-11-01 23:55:01 +000020#define CONFIG_MACH_TYPE MACH_TYPE_ETHERNUT5
21
22/* CPU information */
Tim Schendekehl14c32612011-11-01 23:55:01 +000023
24/* ARM asynchronous clock */
25#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
26#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Tim Schendekehl14c32612011-11-01 23:55:01 +000027
28/* 32kB internal SRAM */
29#define CONFIG_SRAM_BASE 0x00300000 /*AT91SAM9XE_SRAM_BASE */
30#define CONFIG_SRAM_SIZE (32 << 10)
Rob Herring3d6ba912012-07-13 09:44:01 +000031#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SRAM_BASE + CONFIG_SRAM_SIZE - \
32 GENERATED_GBL_DATA_SIZE)
Tim Schendekehl14c32612011-11-01 23:55:01 +000033
34/* 128MB SDRAM in 1 bank */
Tim Schendekehl14c32612011-11-01 23:55:01 +000035#define CONFIG_SYS_SDRAM_BASE 0x20000000
36#define CONFIG_SYS_SDRAM_SIZE (128 << 20)
Tim Schendekehl14c32612011-11-01 23:55:01 +000037#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
Tim Schendekehl14c32612011-11-01 23:55:01 +000038
39/* 512kB on-chip NOR flash */
40# define CONFIG_SYS_MAX_FLASH_BANKS 1
41# define CONFIG_SYS_FLASH_BASE 0x00200000 /* AT91SAM9XE_FLASH_BASE */
42# define CONFIG_AT91_EFLASH
43# define CONFIG_SYS_MAX_FLASH_SECT 32
Tim Schendekehl14c32612011-11-01 23:55:01 +000044# define CONFIG_EFLASH_PROTSECTORS 1
45
Tim Schendekehl14c32612011-11-01 23:55:01 +000046
Wenyou.Yang@microchip.com94db5122017-07-21 14:30:57 +080047/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Tim Schendekehl14c32612011-11-01 23:55:01 +000048
Tim Schendekehl14c32612011-11-01 23:55:01 +000049/* NAND flash */
50#ifdef CONFIG_CMD_NAND
51#define CONFIG_SYS_MAX_NAND_DEVICE 1
52#define CONFIG_SYS_NAND_BASE 0x40000000
53#define CONFIG_SYS_NAND_DBW_8
Tim Schendekehl14c32612011-11-01 23:55:01 +000054/* our ALE is AD21 */
55#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
56/* our CLE is AD22 */
57#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmannac45bb12013-11-29 12:13:45 +010058#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
Tim Schendekehl14c32612011-11-01 23:55:01 +000059#endif
60
61/* JFFS2 */
62#ifdef CONFIG_CMD_JFFS2
Tim Schendekehl14c32612011-11-01 23:55:01 +000063#define CONFIG_JFFS2_NAND
64#endif
65
66/* Ethernet */
Tim Schendekehl14c32612011-11-01 23:55:01 +000067#define CONFIG_NET_RETRY_COUNT 20
68#define CONFIG_MACB
69#define CONFIG_RMII
70#define CONFIG_PHY_ID 0
71#define CONFIG_MACB_SEARCH_PHY
72
73/* MMC */
74#ifdef CONFIG_CMD_MMC
Tim Schendekehl14c32612011-11-01 23:55:01 +000075#define CONFIG_GENERIC_ATMEL_MCI
76#define CONFIG_SYS_MMC_CD_PIN AT91_PIO_PORTC, 8
77#endif
78
79/* USB */
80#ifdef CONFIG_CMD_USB
81#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +080082#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Tim Schendekehl14c32612011-11-01 23:55:01 +000083#define CONFIG_USB_OHCI_NEW
84#define CONFIG_SYS_USB_OHCI_CPU_INIT
85#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
86#define CONFIG_SYS_USB_OHCI_SLOT_NAME "host"
87#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Tim Schendekehl14c32612011-11-01 23:55:01 +000088#endif
89
90/* RTC */
91#if defined(CONFIG_CMD_DATE) || defined(CONFIG_CMD_SNTP)
Tim Schendekehl14c32612011-11-01 23:55:01 +000092#define CONFIG_SYS_I2C_RTC_ADDR 0x51
93#endif
94
95/* I2C */
96#define CONFIG_SYS_MAX_I2C_BUS 1
Tim Schendekehl14c32612011-11-01 23:55:01 +000097
Tim Schendekehl14c32612011-11-01 23:55:01 +000098#define I2C_SOFT_DECLARATIONS
99
100#define GPIO_I2C_SCL AT91_PIO_PORTA, 24
101#define GPIO_I2C_SDA AT91_PIO_PORTA, 23
102
103#define I2C_INIT { \
104 at91_set_pio_periph(AT91_PIO_PORTA, 23, 0); \
105 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
106 at91_set_pio_periph(AT91_PIO_PORTA, 24, 0); \
107 at91_set_pio_output(AT91_PIO_PORTA, 24, 0); \
108 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
109}
110
111#define I2C_ACTIVE at91_set_pio_output(AT91_PIO_PORTA, 23, 0)
112#define I2C_TRISTATE at91_set_pio_input(AT91_PIO_PORTA, 23, 0)
113#define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
114#define I2C_SDA(bit) at91_set_pio_value(AT91_PIO_PORTA, 23, bit)
115#define I2C_DELAY udelay(100)
116#define I2C_READ at91_get_pio_value(AT91_PIO_PORTA, 23)
117
118/* DHCP/BOOTP options */
119#ifdef CONFIG_CMD_DHCP
120#define CONFIG_BOOTP_BOOTFILESIZE
Tim Schendekehl14c32612011-11-01 23:55:01 +0000121#define CONFIG_SYS_AUTOLOAD "n"
122#endif
123
124/* File systems */
Tim Schendekehl14c32612011-11-01 23:55:01 +0000125
126/* Boot command */
Tim Schendekehl14c32612011-11-01 23:55:01 +0000127#define CONFIG_CMDLINE_TAG
128#define CONFIG_SETUP_MEMORY_TAGS
129#define CONFIG_INITRD_TAG
Wenyou.Yang@microchip.com94db5122017-07-21 14:30:57 +0800130#define CONFIG_BOOTCOMMAND "sf probe 0:0; " \
131 "sf read 0x22000000 0xc6000 0x294000; " \
132 "bootm 0x22000000"
Tim Schendekehl14c32612011-11-01 23:55:01 +0000133
134/* Misc. u-boot settings */
Tim Schendekehl14c32612011-11-01 23:55:01 +0000135
136#endif