blob: e0b4d8c178e0b648f2118f186b0cea8d428b84f9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
stroese2a9e02e2003-02-18 11:30:24 +00002 * (C) Copyright 2001-2003
wdenkc6097192002-11-03 00:24:07 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
wdenkc6097192002-11-03 00:24:07 +000038#define CONFIG_CPCIISER4 1 /* ...on a CPCIISER4 board */
39
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkc6097192002-11-03 00:24:07 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000043
44#define CONFIG_BAUDRATE 9600
45#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
46
47#undef CONFIG_BOOTARGS
48#define CONFIG_BOOTCOMMAND "bootm fff00000"
49
50#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
51#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
52
53#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000054#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000055#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
wdenkc6097192002-11-03 00:24:07 +000056
wdenkc6097192002-11-03 00:24:07 +000057
Jon Loeliger49cf7e82007-07-05 19:52:35 -050058/*
59 * Command line configuration.
60 */
61#include <config_cmd_default.h>
62
63#define CONFIG_CMD_PCI
64#define CONFIG_CMD_IRQ
65#define CONFIG_CMD_MII
66#define CONFIG_CMD_ELF
67#define CONFIG_CMD_EEPROM
68
wdenkc6097192002-11-03 00:24:07 +000069
70#undef CONFIG_WATCHDOG /* watchdog disabled */
71
wdenkc837dcb2004-01-20 23:12:12 +000072#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000073
74/*
75 * Miscellaneous configurable options
76 */
77#define CFG_LONGHELP /* undef to save memory */
78#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger49cf7e82007-07-05 19:52:35 -050079#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +000080#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000081#else
wdenkc837dcb2004-01-20 23:12:12 +000082#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000083#endif
84#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
85#define CFG_MAXARGS 16 /* max number of command args */
86#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
87
wdenkc837dcb2004-01-20 23:12:12 +000088#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +000089
90#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
91#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
92
wdenkc837dcb2004-01-20 23:12:12 +000093#define CFG_EXT_SERIAL_CLOCK 1843200 /* use external serial clock */
wdenkc6097192002-11-03 00:24:07 +000094
95/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +000096#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +000097 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
98 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +000099
100#define CFG_LOAD_ADDR 0x100000 /* default load address */
101#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
102
wdenkc837dcb2004-01-20 23:12:12 +0000103#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000104
105#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
106
107/*-----------------------------------------------------------------------
108 * PCI stuff
109 *-----------------------------------------------------------------------
110 */
wdenkc837dcb2004-01-20 23:12:12 +0000111#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
112#define PCI_HOST_FORCE 1 /* configure as pci host */
113#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000114
wdenkc837dcb2004-01-20 23:12:12 +0000115#define CONFIG_PCI /* include pci support */
116#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
117#define CONFIG_PCI_PNP /* do pci plug-and-play */
118 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000119
wdenkc837dcb2004-01-20 23:12:12 +0000120#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
121#define CFG_PCI_SUBSYS_DEVICEID 0x0404 /* PCI Device ID: CPCI-ISER4 */
122#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
123#define CFG_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
124#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
125#define CFG_PCI_PTM2LA 0xffe00000 /* point to flash */
126#define CFG_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
127#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000128
129/*-----------------------------------------------------------------------
130 * Start addresses for the final memory configuration
131 * (Set up by the startup code)
132 * Please note that CFG_SDRAM_BASE _must_ start at 0
133 */
134#define CFG_SDRAM_BASE 0x00000000
135#define CFG_FLASH_BASE 0xFFFC0000
136#define CFG_MONITOR_BASE CFG_FLASH_BASE
137#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
138#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
139
140/*
141 * For booting Linux, the board info and command line data
142 * have to be in the first 8 MB of memory, since this is
143 * the maximum mapped by the Linux kernel during initialization.
144 */
145#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
146/*-----------------------------------------------------------------------
147 * FLASH organization
148 */
149#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
150#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
151
152#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
153#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
154
wdenkc837dcb2004-01-20 23:12:12 +0000155#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
156#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
157#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000158/*
159 * The following defines are added for buggy IOP480 byte interface.
160 * All other boards should use the standard values (CPCI405 etc.)
161 */
wdenkc837dcb2004-01-20 23:12:12 +0000162#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
163#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
164#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000165
wdenkc837dcb2004-01-20 23:12:12 +0000166#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000167
168/*-----------------------------------------------------------------------
169 * I2C EEPROM (CAT24WC08) for environment
170 */
171#define CONFIG_HARD_I2C /* I2C with hardware support */
172#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
173#define CFG_I2C_SLAVE 0x7F
174
175#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000176#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
177/* mask of address bits that overflow into the "EEPROM chip address" */
wdenkc6097192002-11-03 00:24:07 +0000178#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
179#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
180 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000181 /* last 4 bits of the address */
wdenkc6097192002-11-03 00:24:07 +0000182#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
183#define CFG_EEPROM_PAGE_WRITE_ENABLE
184
wdenkc837dcb2004-01-20 23:12:12 +0000185#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
186#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
187#define CFG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
wdenk8bde7f72003-06-27 21:31:46 +0000188 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000189
190/*-----------------------------------------------------------------------
191 * Cache Configuration
192 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200193#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
wdenkc6097192002-11-03 00:24:07 +0000194#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500195#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000196#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
197#endif
198
199/*
200 * Init Memory Controller:
201 *
202 * BR0/1 and OR0/1 (FLASH)
203 */
204
205#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
206#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
207
208/*-----------------------------------------------------------------------
209 * External Bus Controller (EBC) Setup
210 */
211
wdenkc837dcb2004-01-20 23:12:12 +0000212/* Memory Bank 0 (Flash Bank 0) initialization */
213#define CFG_EBC_PB0AP 0x92015480
214#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000215
wdenkc837dcb2004-01-20 23:12:12 +0000216/* Memory Bank 1 (Uart 8bit) initialization */
217#define CFG_EBC_PB1AP 0x01000480 /* TWT=2,TH=2,no Ready,BEM=0,SOR=1 */
218#define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000219
wdenkc837dcb2004-01-20 23:12:12 +0000220/* Memory Bank 2 (Uart 32bit) initialization */
221#define CFG_EBC_PB2AP 0x000004c0 /* no Ready, BEM=1 */
222#define CFG_EBC_PB2CR 0xF011C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
wdenkc6097192002-11-03 00:24:07 +0000223
wdenkc837dcb2004-01-20 23:12:12 +0000224/* Memory Bank 3 (FPGA Reset) initialization */
225#define CFG_EBC_PB3AP 0x010004C0 /* no Ready, BEM=1 */
226#define CFG_EBC_PB3CR 0xF021A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000227
228/*-----------------------------------------------------------------------
229 * Definitions for initial stack pointer and data area (in DPRAM)
230 */
wdenkc837dcb2004-01-20 23:12:12 +0000231#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
232#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
233#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
stroese2a9e02e2003-02-18 11:30:24 +0000234#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
235#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000236#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000237
238/*
239 * Internal Definitions
240 *
241 * Boot Flags
242 */
243#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
244#define BOOTFLAG_WARM 0x02 /* Software reboot */
245
246#endif /* __CONFIG_H */