stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | /************************************************************************* |
| 29 | * (c) 2004 esd gmbh Hannover |
| 30 | * |
| 31 | * |
| 32 | * from db64360.h file |
| 33 | * by Reinhard Arlt reinhard.arlt@esd-electronics.com |
| 34 | * |
| 35 | ************************************************************************/ |
| 36 | |
| 37 | |
| 38 | #ifndef __CONFIG_H |
| 39 | #define __CONFIG_H |
| 40 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 41 | /* This define must be before the core.h include */ |
| 42 | #define CONFIG_CPCI750 1 /* this is an CPCI750 board */ |
| 43 | |
| 44 | #ifndef __ASSEMBLY__ |
| 45 | #include <../board/Marvell/include/core.h> |
| 46 | #endif |
| 47 | /*-----------------------------------------------------*/ |
| 48 | |
| 49 | #include "../board/esd/cpci750/local.h" |
| 50 | |
| 51 | /* |
| 52 | * High Level Configuration Options |
| 53 | * (easy to change) |
| 54 | */ |
| 55 | |
| 56 | #define CONFIG_750FX /* we have a 750FX (override local.h) */ |
| 57 | |
| 58 | #define CONFIG_CPCI750 1 /* this is an CPCI750 board */ |
| 59 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 61 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 62 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 63 | |
Reinhard Arlt | 0738e24 | 2010-04-13 09:59:09 +0200 | [diff] [blame] | 64 | #define CONFIG_MV64360_ECC /* enable ECC support */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 65 | |
Becky Bruce | 31d8267 | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 66 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 67 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 68 | /* which initialization functions to call for this board */ |
| 69 | #define CONFIG_MISC_INIT_R |
| 70 | #define CONFIG_BOARD_PRE_INIT |
| 71 | #define CONFIG_BOARD_EARLY_INIT_F 1 |
| 72 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_BOARD_NAME "CPCI750" |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 74 | #define CONFIG_IDENT_STRING "Marvell 64360 + IBM750FX" |
| 75 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | /*#define CONFIG_SYS_HUSH_PARSER*/ |
| 77 | #define CONFIG_SYS_HUSH_PARSER |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 78 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 79 | |
Stefan Roese | 0a14d6b | 2009-06-04 13:35:35 +0200 | [diff] [blame] | 80 | #define CONFIG_CMDLINE_EDITING /* add command line history */ |
| 81 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Stefan Roese | a7b9fb9 | 2006-01-18 20:05:34 +0100 | [diff] [blame] | 82 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 83 | /* Define which ETH port will be used for connecting the network */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_ETH_PORT ETH_0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * The following defines let you select what serial you want to use |
| 88 | * for your console driver. |
| 89 | * |
| 90 | * what to do: |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 91 | * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | * cable onto the second DUART channel, change the CONFIG_SYS_DUART port from 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 93 | * to 0 below. |
| 94 | * |
| 95 | * to use the MPSC, #define CONFIG_MPSC. If you have wired up another |
| 96 | * mpsc channel, change CONFIG_MPSC_PORT to the desired value. |
| 97 | */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 98 | #define CONFIG_MPSC |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 99 | #define CONFIG_MPSC_PORT 0 |
| 100 | |
| 101 | /* to change the default ethernet port, use this define (options: 0, 1, 2) */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 102 | #define MV_ETH_DEVS 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 103 | #define CONFIG_ETHER_PORT 0 |
| 104 | |
| 105 | #undef CONFIG_ETHER_PORT_MII /* use RMII */ |
| 106 | |
| 107 | #define CONFIG_BOOTDELAY 5 /* autoboot disabled */ |
| 108 | |
| 109 | #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */ |
| 110 | |
| 111 | #define CONFIG_ZERO_BOOTDELAY_CHECK |
| 112 | |
| 113 | |
| 114 | #undef CONFIG_BOOTARGS |
| 115 | |
| 116 | /* ----------------------------------------------------------------------------- |
| 117 | * New bootcommands for Marvell CPCI750 c 2002 Ingo Assmus |
| 118 | */ |
| 119 | |
| 120 | #define CONFIG_IPADDR "192.168.0.185" |
| 121 | |
| 122 | #define CONFIG_SERIAL "AA000001" |
| 123 | #define CONFIG_SERVERIP "10.0.0.79" |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 124 | #define CONFIG_ROOTPATH "/export/nfs_cpci750/%s" |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 125 | |
| 126 | #define CONFIG_TESTDRAMDATA y |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 127 | #define CONFIG_TESTDRAMADDRESS n |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 128 | #define CONFIG_TESETDRAMWALK n |
| 129 | |
| 130 | /* ----------------------------------------------------------------------------- */ |
| 131 | |
| 132 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 133 | #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 135 | |
| 136 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 137 | #undef CONFIG_ALTIVEC /* undef to disable */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 138 | |
Jon Loeliger | 5d2ebe1 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 139 | /* |
| 140 | * BOOTP options |
| 141 | */ |
| 142 | #define CONFIG_BOOTP_SUBNETMASK |
| 143 | #define CONFIG_BOOTP_GATEWAY |
| 144 | #define CONFIG_BOOTP_HOSTNAME |
| 145 | #define CONFIG_BOOTP_BOOTPATH |
| 146 | #define CONFIG_BOOTP_BOOTFILESIZE |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 147 | |
| 148 | |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 149 | /* |
| 150 | * Command line configuration. |
| 151 | */ |
| 152 | #include <config_cmd_default.h> |
| 153 | |
Wolfgang Denk | 5728be3 | 2007-08-06 01:01:49 +0200 | [diff] [blame] | 154 | #define CONFIG_CMD_ASKENV |
| 155 | #define CONFIG_CMD_I2C |
| 156 | #define CONFIG_CMD_CACHE |
| 157 | #define CONFIG_CMD_EEPROM |
| 158 | #define CONFIG_CMD_PCI |
| 159 | #define CONFIG_CMD_ELF |
| 160 | #define CONFIG_CMD_DATE |
| 161 | #define CONFIG_CMD_NET |
| 162 | #define CONFIG_CMD_PING |
| 163 | #define CONFIG_CMD_IDE |
| 164 | #define CONFIG_CMD_FAT |
| 165 | #define CONFIG_CMD_EXT2 |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 166 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 167 | |
| 168 | #define CONFIG_DOS_PARTITION |
| 169 | |
Stefan Roese | a7b9fb9 | 2006-01-18 20:05:34 +0100 | [diff] [blame] | 170 | #define CONFIG_USE_CPCIDVI |
| 171 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 172 | #ifdef CONFIG_USE_CPCIDVI |
Stefan Roese | a7b9fb9 | 2006-01-18 20:05:34 +0100 | [diff] [blame] | 173 | #define CONFIG_VIDEO |
| 174 | #define CONFIG_VIDEO_CT69000 |
| 175 | #define CONFIG_CFB_CONSOLE |
| 176 | #define CONFIG_VIDEO_SW_CURSOR |
| 177 | #define CONFIG_VIDEO_LOGO |
| 178 | #define CONFIG_I8042_KBD |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_ISA_IO 0 |
Stefan Roese | a7b9fb9 | 2006-01-18 20:05:34 +0100 | [diff] [blame] | 180 | #endif |
| 181 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 182 | /* |
| 183 | * Miscellaneous configurable options |
| 184 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| 186 | #define CONFIG_SYS_I2C_MULTI_EEPROMS |
| 187 | #define CONFIG_SYS_I2C_SPEED 80000 /* I2C speed default */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 188 | |
Reinhard Arlt | 2b22460 | 2011-11-10 08:51:57 +0000 | [diff] [blame] | 189 | #define CONFIG_PRAM 0 |
| 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_GT_DUAL_CPU /* also for JTAG even with one cpu */ |
| 192 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 193 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 194 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 196 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 198 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 200 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 201 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | /*#define CONFIG_SYS_MEMTEST_START 0x00400000*/ /* memtest works on */ |
| 204 | /*#define CONFIG_SYS_MEMTEST_END 0x00C00000*/ /* 4 ... 12 MB in DRAM */ |
| 205 | /*#define CONFIG_SYS_MEMTEST_END 0x07c00000*/ /* 4 ... 124 MB in DRAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 206 | |
| 207 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_DRAM_TEST |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 209 | * DRAM tests |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | * CONFIG_SYS_DRAM_TEST - enables the following tests. |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 211 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test for shorted or open data lines |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 213 | * Environment variable 'test_dram_data' must be |
| 214 | * set to 'y'. |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test to verify that each word is uniquely |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 216 | * addressable. Environment variable |
| 217 | * 'test_dram_address' must be set to 'y'. |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | * CONFIG_SYS_DRAM_TEST_WALK - Enables test a 64-bit walking ones pattern test. |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 219 | * This test takes about 6 minutes to test 64 MB. |
| 220 | * Environment variable 'test_dram_walk' must be |
| 221 | * set to 'y'. |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_DRAM_TEST |
| 224 | #if defined(CONFIG_SYS_DRAM_TEST) |
| 225 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ |
| 226 | /*#define CONFIG_SYS_MEMTEST_END 0x00C00000*/ /* 4 ... 12 MB in DRAM */ |
| 227 | #define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */ |
| 228 | #define CONFIG_SYS_DRAM_TEST_DATA |
| 229 | #define CONFIG_SYS_DRAM_TEST_ADDRESS |
| 230 | #define CONFIG_SYS_DRAM_TEST_WALK |
| 231 | #endif /* CONFIG_SYS_DRAM_TEST */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 232 | |
| 233 | #define CONFIG_DISPLAY_MEMMAP /* at the end of the bootprocess show the memory map */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #undef CONFIG_SYS_DISPLAY_DIMM_SPD_CONTENT /* show SPD content during boot */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 235 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 237 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */ |
Wolfgang Denk | ee80fa7 | 2010-06-13 18:38:23 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz (CPU = 5*Bus = 666MHz) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 240 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_TCLK 133000000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 244 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 245 | /* |
| 246 | * Low Level Configuration Settings |
| 247 | * (address mappings, register initial values, etc.) |
| 248 | * You should know what you are doing if you make changes here. |
| 249 | */ |
| 250 | |
| 251 | /*----------------------------------------------------------------------- |
| 252 | * Definitions for initial stack pointer and data area |
| 253 | */ |
| 254 | |
| 255 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 257 | * To an unused memory region. The stack will remain in cache until RAM |
| 258 | * is initialized |
| 259 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #undef CONFIG_SYS_INIT_RAM_LOCK |
| 261 | /* #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000*/ /* unused memory region */ |
| 262 | /* #define CONFIG_SYS_INIT_RAM_ADDR 0xfba00000*/ /* unused memory region */ |
| 263 | #define CONFIG_SYS_INIT_RAM_ADDR 0xf1080000 /* unused memory region */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 266 | |
| 267 | #define RELOCATE_INTERNAL_RAM_ADDR |
| 268 | #ifdef RELOCATE_INTERNAL_RAM_ADDR |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | /*#define CONFIG_SYS_INTERNAL_RAM_ADDR 0xfba00000*/ |
| 270 | #define CONFIG_SYS_INTERNAL_RAM_ADDR 0xf1080000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 271 | #endif |
| 272 | |
| 273 | /*----------------------------------------------------------------------- |
| 274 | * Start addresses for the final memory configuration |
| 275 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 277 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 279 | /* Dummies for BAT 4-7 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* each 256 MByte */ |
| 281 | #define CONFIG_SYS_SDRAM2_BASE 0x20000000 |
| 282 | #define CONFIG_SYS_SDRAM3_BASE 0x30000000 |
| 283 | #define CONFIG_SYS_SDRAM4_BASE 0x40000000 |
| 284 | #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 |
| 285 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 286 | #define CONFIG_SYS_MONITOR_BASE 0xfff00000 |
| 287 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 256 kB for malloc */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 288 | |
| 289 | /*----------------------------------------------------------------------- |
| 290 | * FLASH related |
| 291 | *----------------------------------------------------------------------*/ |
| 292 | |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 293 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
| 295 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */ |
| 296 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 297 | #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of flash banks */ |
| 298 | #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */ |
| 299 | #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* size of flash bank */ |
| 300 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 301 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \ |
| 302 | CONFIG_SYS_FLASH_BASE + 1*CONFIG_SYS_FLASH_INCREMENT, \ |
| 303 | CONFIG_SYS_FLASH_BASE + 2*CONFIG_SYS_FLASH_INCREMENT, \ |
| 304 | CONFIG_SYS_FLASH_BASE + 3*CONFIG_SYS_FLASH_INCREMENT } |
| 305 | #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* show if bank is empty */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 306 | |
| 307 | /* areas to map different things with the GT in physical space */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_DRAM_BANKS 4 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 309 | |
| 310 | /* What to put in the bats. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 312 | |
| 313 | /* Peripheral Device section */ |
| 314 | |
| 315 | /*******************************************************/ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 316 | /* We have on the cpci750 Board : */ |
| 317 | /* GT-Chipset Register Area */ |
| 318 | /* GT-Chipset internal SRAM 256k */ |
| 319 | /* SRAM on external device module */ |
| 320 | /* Real time clock on external device module */ |
| 321 | /* dobble UART on external device module */ |
| 322 | /* Data flash on external device module */ |
| 323 | /* Boot flash on external device module */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 324 | /*******************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */ |
| 326 | #define CONFIG_SYS_CPCI750_RESET_ADDR 0x14000000 /* After power on Reset the CPCI750 is here */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 327 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 328 | #undef MARVEL_STANDARD_CFG |
| 329 | #ifndef MARVEL_STANDARD_CFG |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 330 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_GT_REGS 0xf1000000 /* GT Registers will be mapped here */ |
| 332 | /*#define CONFIG_SYS_DEV_BASE 0xfc000000*/ /* GT Devices CS start here */ |
| 333 | #define CONFIG_SYS_INT_SRAM_BASE 0xf1080000 /* GT offers 256k internal fast SRAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 334 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 335 | #define CONFIG_SYS_BOOT_SPACE 0xff000000 /* BOOT_CS0 flash 0 */ |
| 336 | #define CONFIG_SYS_DEV0_SPACE 0xfc000000 /* DEV_CS0 flash 1 */ |
| 337 | #define CONFIG_SYS_DEV1_SPACE 0xfd000000 /* DEV_CS1 flash 2 */ |
| 338 | #define CONFIG_SYS_DEV2_SPACE 0xfe000000 /* DEV_CS2 flash 3 */ |
| 339 | #define CONFIG_SYS_DEV3_SPACE 0xf0000000 /* DEV_CS3 nvram/can */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 340 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_BOOT_SIZE _16M /* cpci750 flash 0 */ |
| 342 | #define CONFIG_SYS_DEV0_SIZE _16M /* cpci750 flash 1 */ |
| 343 | #define CONFIG_SYS_DEV1_SIZE _16M /* cpci750 flash 2 */ |
| 344 | #define CONFIG_SYS_DEV2_SIZE _16M /* cpci750 flash 3 */ |
| 345 | #define CONFIG_SYS_DEV3_SIZE _16M /* cpci750 nvram/can */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 346 | |
| 347 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ |
| 348 | #endif |
| 349 | |
| 350 | /* Reset values for Port behavior (8bit/ 32bit, etc.) only corrected by device width */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_DEV0_PAR 0x8FDFFFFF /* 16 bit flash */ |
| 352 | #define CONFIG_SYS_DEV1_PAR 0x8FDFFFFF /* 16 bit flash */ |
| 353 | #define CONFIG_SYS_DEV2_PAR 0x8FDFFFFF /* 16 bit flash */ |
| 354 | #define CONFIG_SYS_DEV3_PAR 0x8FCFFFFF /* nvram/can */ |
| 355 | #define CONFIG_SYS_BOOT_PAR 0x8FDFFFFF /* 16 bit flash */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 356 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 357 | /* c 4 a 8 2 4 1 c */ |
| 358 | /* 33 22|2222|22 22|111 1|11 11|1 1 | | */ |
wdenk | efe2a4d | 2004-12-16 21:44:03 +0000 | [diff] [blame] | 359 | /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */ |
| 360 | /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */ |
| 361 | /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 362 | |
| 363 | |
| 364 | /* MPP Control MV64360 Appendix P P. 632*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 365 | #define CONFIG_SYS_MPP_CONTROL_0 0x00002222 /* */ |
| 366 | #define CONFIG_SYS_MPP_CONTROL_1 0x11110000 /* */ |
| 367 | #define CONFIG_SYS_MPP_CONTROL_2 0x11111111 /* */ |
| 368 | #define CONFIG_SYS_MPP_CONTROL_3 0x00001111 /* */ |
| 369 | /* #define CONFIG_SYS_SERIAL_PORT_MUX 0x00000102*/ /* */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 370 | |
| 371 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 372 | #define CONFIG_SYS_GPP_LEVEL_CONTROL 0xffffffff /* 1111 1111 1111 1111 1111 1111 1111 1111*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 373 | |
| 374 | /* setup new config_value for MV64360 DDR-RAM To_do !! */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | /*# define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200*/ /* 0x448 */ |
| 376 | /*# define CONFIG_SYS_SDRAM_CONFIG 0xd8e14400*/ /* 0x1400 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 377 | /* GB has high prio. |
| 378 | idma has low prio |
| 379 | MPSC has low prio |
| 380 | pci has low prio 1 and 2 |
| 381 | cpu has high prio |
| 382 | Data DQS pins == eight (DQS[7:0] foe x8 and x16 devices |
| 383 | ECC disable |
| 384 | non registered DRAM */ |
| 385 | /* 31:26 25:22 21:20 19 18 17 16 */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 386 | /* 100001 0000 010 0 0 0 0 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 387 | /* refresh_count=0x400 |
| 388 | phisical interleaving disable |
| 389 | virtual interleaving enable */ |
| 390 | /* 15 14 13:0 */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 391 | /* 0 1 0x400 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 392 | # define CONFIG_SYS_SDRAM_CONFIG 0x58200400 /* 0x1400 copied from Dink32 bzw. VxWorks*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 393 | |
| 394 | |
| 395 | /*----------------------------------------------------------------------- |
| 396 | * PCI stuff |
| 397 | *----------------------------------------------------------------------- |
| 398 | */ |
| 399 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 400 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ |
| 401 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 402 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 403 | |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 404 | #define CONFIG_PCI /* include pci support */ |
| 405 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
| 406 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 407 | #define CONFIG_PCI_SCAN_SHOW /* show devices on bus */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 408 | |
| 409 | /* PCI MEMORY MAP section */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 410 | #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000 |
| 411 | #define CONFIG_SYS_PCI0_MEM_SIZE _128M |
| 412 | #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000 |
| 413 | #define CONFIG_SYS_PCI1_MEM_SIZE _128M |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 414 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 415 | #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE) |
| 416 | #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 417 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 418 | /* PCI I/O MAP section */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 419 | #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000 |
| 420 | #define CONFIG_SYS_PCI0_IO_SIZE _16M |
| 421 | #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000 |
| 422 | #define CONFIG_SYS_PCI1_IO_SIZE _16M |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 423 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 424 | #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE) |
| 425 | #define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000 |
| 426 | #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE) |
| 427 | #define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 428 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 429 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS (CONFIG_SYS_PCI0_IO_BASE) |
Stefan Roese | a7b9fb9 | 2006-01-18 20:05:34 +0100 | [diff] [blame] | 430 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 431 | #if defined (CONFIG_750CX) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 432 | #define CONFIG_SYS_PCI_IDSEL 0x0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 433 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 434 | #define CONFIG_SYS_PCI_IDSEL 0x30 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 435 | #endif |
| 436 | |
| 437 | /*----------------------------------------------------------------------- |
| 438 | * IDE/ATA stuff |
| 439 | *----------------------------------------------------------------------- |
| 440 | */ |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 441 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 442 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 443 | #define CONFIG_IDE_RESET /* no reset for ide supported */ |
| 444 | #define CONFIG_IDE_PREINIT /* check for units */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 445 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 446 | #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 1 IDE busses */ |
| 447 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 1 drives per IDE bus */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 448 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 449 | #define CONFIG_SYS_ATA_BASE_ADDR 0 |
| 450 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0 |
| 451 | #define CONFIG_SYS_ATA_IDE1_OFFSET 0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 452 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 453 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
| 454 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */ |
| 455 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */ |
Reinhard Arlt | 2b22460 | 2011-11-10 08:51:57 +0000 | [diff] [blame] | 456 | #ifndef __ASSEMBLY__ |
| 457 | int ata_device(int dev); |
| 458 | #endif |
| 459 | #define ATA_DEVICE(dev) ata_device(dev) |
| 460 | #define CONFIG_ATAPI 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 461 | |
| 462 | /*---------------------------------------------------------------------- |
| 463 | * Initial BAT mappings |
| 464 | */ |
| 465 | |
| 466 | /* NOTES: |
| 467 | * 1) GUARDED and WRITE_THRU not allowed in IBATS |
| 468 | * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT |
| 469 | */ |
| 470 | |
| 471 | /* SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 472 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 473 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 474 | #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 475 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 476 | |
| 477 | /* init ram */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 478 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 479 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_256K | BATU_VS | BATU_VP) |
| 480 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 481 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 482 | |
| 483 | /* PCI0, PCI1 in one BAT */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 484 | #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS |
| 485 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
| 486 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) |
| 487 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 488 | |
| 489 | /* GT regs, bootrom, all the devices, PCI I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 490 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW) |
| 491 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M) |
| 492 | #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) |
| 493 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 494 | |
| 495 | /* |
| 496 | * 750FX IBAT and DBAT pairs (To_do: define regins for I(D)BAT4 - I(D)BAT7) |
| 497 | * IBAT4 and DBAT4 |
| 498 | * FIXME: ingo disable BATs for Linux Kernel |
| 499 | */ |
Reinhard Arlt | 2b22460 | 2011-11-10 08:51:57 +0000 | [diff] [blame] | 500 | /* #undef SETUP_HIGH_BATS_FX750 */ /* don't initialize BATS 4-7 */ |
| 501 | #define SETUP_HIGH_BATS_FX750 /* initialize BATS 4-7 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 502 | |
| 503 | #ifdef SETUP_HIGH_BATS_FX750 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 504 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM1_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 505 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM1_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 506 | #define CONFIG_SYS_DBAT4L (CONFIG_SYS_SDRAM1_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 507 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 508 | |
| 509 | /* IBAT5 and DBAT5 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 510 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_SDRAM2_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 511 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_SDRAM2_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 512 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_SDRAM2_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 513 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 514 | |
| 515 | /* IBAT6 and DBAT6 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 516 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_SDRAM3_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 517 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_SDRAM3_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 518 | #define CONFIG_SYS_DBAT6L (CONFIG_SYS_SDRAM3_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 519 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 520 | |
| 521 | /* IBAT7 and DBAT7 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 522 | #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 523 | #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 524 | #define CONFIG_SYS_DBAT7L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 525 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 526 | |
| 527 | #else /* set em out of range for Linux !!!!!!!!!!! */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 528 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 529 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 530 | #define CONFIG_SYS_DBAT4L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 531 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 532 | |
| 533 | /* IBAT5 and DBAT5 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 534 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 535 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 536 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 537 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT4U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 538 | |
| 539 | /* IBAT6 and DBAT6 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 540 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 541 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 542 | #define CONFIG_SYS_DBAT6L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 543 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT4U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 544 | |
| 545 | /* IBAT7 and DBAT7 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 546 | #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 547 | #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 548 | #define CONFIG_SYS_DBAT7L (CONFIG_SYS_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 549 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT4U |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 550 | |
| 551 | #endif |
| 552 | /* FIXME: ingo end: disable BATs for Linux Kernel */ |
| 553 | |
| 554 | /* I2C addresses for the two DIMM SPD chips */ |
| 555 | #define DIMM0_I2C_ADDR 0x51 |
| 556 | #define DIMM1_I2C_ADDR 0x52 |
| 557 | |
| 558 | /* |
| 559 | * For booting Linux, the board info and command line data |
| 560 | * have to be in the first 8 MB of memory, since this is |
| 561 | * the maximum mapped by the Linux kernel during initialization. |
| 562 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 563 | #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 564 | |
| 565 | /*----------------------------------------------------------------------- |
| 566 | * FLASH organization |
| 567 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 568 | #define CONFIG_SYS_BOOT_FLASH_WIDTH 2 /* 16 bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 569 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 570 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 571 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 572 | #define CONFIG_SYS_FLASH_LOCK_TOUT 500 /* Timeout for Flash Lock (in ms) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 573 | |
| 574 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 575 | #define CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 576 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 577 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
| 578 | #define CONFIG_ENV_ADDR 0xFFF78000 /* Marvell 8-Bit Bootflash last sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 579 | /* #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_MONITOR_LEN-CONFIG_ENV_SECT_SIZE) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 580 | #endif |
| 581 | |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 582 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 583 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 |
| 584 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 |
| 585 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x050 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 586 | #define CONFIG_ENV_OFFSET 0x200 /* environment starts at the beginning of the EEPROM */ |
| 587 | #define CONFIG_ENV_SIZE 0x600 /* 2048 bytes may be used for env vars*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 588 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 589 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */ |
| 590 | #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */ |
| 591 | #define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-0x40) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 592 | |
| 593 | /*----------------------------------------------------------------------- |
| 594 | * Cache Configuration |
| 595 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 596 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */ |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 597 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 598 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 599 | #endif |
| 600 | |
| 601 | /*----------------------------------------------------------------------- |
| 602 | * L2CR setup -- make sure this is right for your board! |
| 603 | * look in include/mpc74xx.h for the defines used here |
| 604 | */ |
| 605 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 606 | /*#define CONFIG_SYS_L2*/ |
| 607 | #undef CONFIG_SYS_L2 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 608 | |
| 609 | /* #ifdef CONFIG_750CX*/ |
| 610 | #if defined (CONFIG_750CX) || defined (CONFIG_750FX) |
| 611 | #define L2_INIT 0 |
| 612 | #else |
Wolfgang Denk | bfc8125 | 2006-03-06 13:03:37 +0100 | [diff] [blame] | 613 | #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 614 | L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT) |
| 615 | #endif |
| 616 | |
| 617 | #define L2_ENABLE (L2_INIT | L2CR_L2E) |
| 618 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 619 | #define CONFIG_SYS_BOARD_ASM_INIT 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 620 | |
Stefan Roese | 58f1046 | 2009-06-04 13:35:39 +0200 | [diff] [blame] | 621 | #define CPCI750_SLAVE_TEST (((in8(0xf0300000) & 0x80) == 0) ? 0 : 1) |
Reinhard Arlt | 0738e24 | 2010-04-13 09:59:09 +0200 | [diff] [blame] | 622 | #define CPCI750_ECC_TEST (((in8(0xf0300000) & 0x02) == 0) ? 1 : 0) |
| 623 | #define CONFIG_SYS_PLD_VER 0xf0e00000 |
Stefan Roese | 58f1046 | 2009-06-04 13:35:39 +0200 | [diff] [blame] | 624 | |
Reinhard Arlt | 2b22460 | 2011-11-10 08:51:57 +0000 | [diff] [blame] | 625 | #define CONFIG_OF_LIBFDT 1 |
| 626 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 627 | #endif /* __CONFIG_H */ |