blob: 620a0f5c571635d5046aee9643764664d676c1bc [file] [log] [blame]
Stefan Roese6983fe22008-03-11 16:52:24 +01001/*
2 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese6983fe22008-03-11 16:52:24 +01006 */
7
8/************************************************************************
9 * canyonlands.h - configuration for Canyonlands (460EX)
10 ***********************************************************************/
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*-----------------------------------------------------------------------
15 * High Level Configuration Options
16 *----------------------------------------------------------------------*/
Adam Grahamf09f09d2008-10-08 10:12:53 -070017/*
18 * This config file is used for Canyonlands (460EX) Glacier (460GT)
19 * and Arches dual (460GT)
20 */
21#ifdef CONFIG_CANYONLANDS
Stefan Roese4c9e8552008-03-19 16:20:49 +010022#define CONFIG_460EX 1 /* Specific PPC460EX */
Stefan Roese490f2042008-06-06 15:55:03 +020023#define CONFIG_HOSTNAME canyonlands
Adam Grahamf09f09d2008-10-08 10:12:53 -070024#else
25#define CONFIG_460GT 1 /* Specific PPC460GT */
26#ifdef CONFIG_GLACIER
27#define CONFIG_HOSTNAME glacier
28#else
29#define CONFIG_HOSTNAME arches
30#define CONFIG_USE_NETDEV eth1
31#define CONFIG_BD_NUM_CPUS 2
Stefan Roese4c9e8552008-03-19 16:20:49 +010032#endif
Adam Grahamf09f09d2008-10-08 10:12:53 -070033#endif
34
Stefan Roese6983fe22008-03-11 16:52:24 +010035#define CONFIG_440 1
Stefan Roese6983fe22008-03-11 16:52:24 +010036
Wolfgang Denk2ae18242010-10-06 09:05:45 +020037#ifndef CONFIG_SYS_TEXT_BASE
38#define CONFIG_SYS_TEXT_BASE 0xFFF80000
39#endif
40
Stefan Roese490f2042008-06-06 15:55:03 +020041/*
42 * Include common defines/options for all AMCC eval boards
43 */
44#include "amcc-common.h"
45
Stefan Roese6983fe22008-03-11 16:52:24 +010046#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
47
48#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
49#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
50#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roesecc8e8392008-03-28 14:09:04 +010051#define CONFIG_BOARD_TYPES 1 /* support board types */
Stefan Roese6983fe22008-03-11 16:52:24 +010052
53/*-----------------------------------------------------------------------
54 * Base addresses -- Note these are effective addresses where the
55 * actual resources get mapped (not physical addresses)
56 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
58#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
59#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Stefan Roese6983fe22008-03-11 16:52:24 +010060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
62#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
63#define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
Stefan Roese6983fe22008-03-11 16:52:24 +010064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
66#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
67#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
68#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
Stefan Roese6983fe22008-03-11 16:52:24 +010069
Rupjyoti Sarmah17a68442010-07-07 18:14:48 +053070/*
71 * BCSR bits as defined in the Canyonlands board user manual.
72 */
73#define BCSR_USBCTRL_OTG_RST 0x32
74#define BCSR_USBCTRL_HOST_RST 0x01
75#define BCSR_SELECT_PCIE 0x10
76
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
Stefan Roese6983fe22008-03-11 16:52:24 +010078
79/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
Stefan Roese6983fe22008-03-11 16:52:24 +010081
82/* EBC stuff */
Adam Grahamf09f09d2008-10-08 10:12:53 -070083#if !defined(CONFIG_ARCHES)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_BCSR_BASE 0xE1000000
Adam Grahamf09f09d2008-10-08 10:12:53 -070085#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
86#define CONFIG_SYS_FLASH_SIZE (64 << 20)
87#else
88#define CONFIG_SYS_FPGA_BASE 0xE1000000
89#define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
90#define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
91#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
92#define CONFIG_SYS_FLASH_SIZE (32 << 20)
93#endif
94
95#define CONFIG_SYS_NAND_ADDR 0xE0000000
96#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
98#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
Adam Grahamf09f09d2008-10-08 10:12:53 -070099#define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
100 (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
Stefan Roese6983fe22008-03-11 16:52:24 +0100101
Dave Mitchellddf45cc2008-11-20 14:09:50 -0600102#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
Wolfgang Denkbf560802010-09-10 23:04:05 +0200104#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
Stefan Roese6983fe22008-03-11 16:52:24 +0100106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
Stefan Roese41712b42008-03-05 12:31:53 +0100108
Stefan Roese6983fe22008-03-11 16:52:24 +0100109/*-----------------------------------------------------------------------
110 * Initial RAM & stack pointer (placed in OCM)
111 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200113#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200114#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese6983fe22008-03-11 16:52:24 +0100116
117/*-----------------------------------------------------------------------
118 * Serial Port
119 *----------------------------------------------------------------------*/
Stefan Roese550650d2010-09-20 16:05:31 +0200120#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese6983fe22008-03-11 16:52:24 +0100121
Stefan Roese6983fe22008-03-11 16:52:24 +0100122/*-----------------------------------------------------------------------
123 * Environment
124 *----------------------------------------------------------------------*/
125/*
126 * Define here the location of the environment variables (FLASH).
127 */
128#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200129#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Felix Radensky26d37f02009-06-22 15:30:42 +0300130#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Stefan Roese6983fe22008-03-11 16:52:24 +0100132#else
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200133#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Felix Radensky26d37f02009-06-22 15:30:42 +0300134#define CONFIG_SYS_NOR_CS 3 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200136#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese71665eb2008-03-03 17:27:02 +0100137#endif
138
139/*
140 * IPL (Initial Program Loader, integrated inside CPU)
141 * Will load first 4k from NAND (SPL) into cache and execute it from there.
142 *
143 * SPL (Secondary Program Loader)
144 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
145 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
146 * controller and the NAND controller so that the special U-Boot image can be
147 * loaded from NAND to SDRAM.
148 *
149 * NUB (NAND U-Boot)
150 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
151 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
152 *
153 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
154 * set up. While still running from cache, I experienced problems accessing
155 * the NAND controller. sr - 2006-08-25
Stefan Roese499e7832008-04-08 10:33:29 +0200156 *
157 * This is the first official implementation of booting from 2k page sized
158 * NAND devices (e.g. Micron 29F2G08AA 256Mbit * 8)
Stefan Roese71665eb2008-03-03 17:27:02 +0100159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
161#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
162#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
163#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
164#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
Stefan Roese71665eb2008-03-03 17:27:02 +0100165 /* this addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese71665eb2008-03-03 17:27:02 +0100167
168/*
169 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) /* Offset to RAM U-Boot image */
172#define CONFIG_SYS_NAND_U_BOOT_SIZE (1 << 20) /* Size of RAM U-Boot image */
Stefan Roese71665eb2008-03-03 17:27:02 +0100173
174/*
175 * Now the NAND chip has to be defined (no autodetection used!)
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) /* NAND chip page size */
178#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
179#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / CONFIG_SYS_NAND_PAGE_SIZE)
Stefan Roese499e7832008-04-08 10:33:29 +0200180 /* NAND chip page count */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 /* Location of bad block marker*/
182#define CONFIG_SYS_NAND_5_ADDR_CYCLE /* Fifth addr used (<=128MB) */
Stefan Roese71665eb2008-03-03 17:27:02 +0100183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_NAND_ECCSIZE 256
185#define CONFIG_SYS_NAND_ECCBYTES 3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_NAND_OOBSIZE 64
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47, \
Stefan Roese499e7832008-04-08 10:33:29 +0200188 48, 49, 50, 51, 52, 53, 54, 55, \
189 56, 57, 58, 59, 60, 61, 62, 63}
Stefan Roese71665eb2008-03-03 17:27:02 +0100190
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200191#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roese71665eb2008-03-03 17:27:02 +0100192/*
193 * For NAND booting the environment is embedded in the U-Boot image. Please take
194 * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
197#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200198#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese6983fe22008-03-11 16:52:24 +0100199#endif
200
201/*-----------------------------------------------------------------------
202 * FLASH related
203 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200205#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
Stefan Roese6983fe22008-03-11 16:52:24 +0100207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
210#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese6983fe22008-03-11 16:52:24 +0100211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese6983fe22008-03-11 16:52:24 +0100214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
216#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese6983fe22008-03-11 16:52:24 +0100217
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200218#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200219#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200221#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese6983fe22008-03-11 16:52:24 +0100222
223/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200224#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
225#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200226#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese6983fe22008-03-11 16:52:24 +0100227
228/*-----------------------------------------------------------------------
229 * NAND-FLASH related
230 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
233#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese6983fe22008-03-11 16:52:24 +0100234
235/*------------------------------------------------------------------------------
236 * DDR SDRAM
237 *----------------------------------------------------------------------------*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100238#if !defined(CONFIG_NAND_U_BOOT)
Adam Grahamf09f09d2008-10-08 10:12:53 -0700239#if !defined(CONFIG_ARCHES)
Stefan Roese71665eb2008-03-03 17:27:02 +0100240/*
241 * NAND booting U-Boot version uses a fixed initialization, since the whole
242 * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
243 * code.
244 */
Stefan Roese6983fe22008-03-11 16:52:24 +0100245#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
246#define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
247#define CONFIG_DDR_ECC 1 /* with ECC support */
248#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
Adam Grahamf09f09d2008-10-08 10:12:53 -0700249
250#else /* defined(CONFIG_ARCHES) */
251
252#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
253
254#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
255#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
256#undef CONFIG_PPC4xx_DDR_METHOD_A
257
258/* DDR1/2 SDRAM Device Control Register Data Values */
259/* Memory Queue */
260#define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
261#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
262#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
263#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
264#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
265#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
266#define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
267#define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
268#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
269
270/* SDRAM Controller */
271#define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
272#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
273#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
274#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
275#define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
276#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
277#define CONFIG_SYS_SDRAM0_MODT0 0x01000000
278#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
279#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
280#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
281#define CONFIG_SYS_SDRAM0_CODT 0x00800021
282#define CONFIG_SYS_SDRAM0_RTR 0x06180000
283#define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
284#define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
285#define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
286#define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
287#define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
288#define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
289#define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
290#define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
291#define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
292#define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
293#define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
294#define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
295#define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
296#define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
297#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
298#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
299#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
300#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
301#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
302#define CONFIG_SYS_SDRAM0_DLCR 0x03000091
303#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
304#define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
305#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
306#define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
307#define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
308#define CONFIG_SYS_SDRAM0_MMODE 0x00000432
309#define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
310#endif /* !defined(CONFIG_ARCHES) */
311#endif /* !defined(CONFIG_NAND_U_BOOT) */
312
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
Stefan Roese6983fe22008-03-11 16:52:24 +0100314
315/*-----------------------------------------------------------------------
316 * I2C
317 *----------------------------------------------------------------------*/
Dirk Eibach880540d2013-04-25 02:40:01 +0000318#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese6983fe22008-03-11 16:52:24 +0100319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_I2C_MULTI_EEPROMS
321#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
322#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
323#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
324#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese6983fe22008-03-11 16:52:24 +0100325
Stefan Roese87c0b722009-07-20 06:57:27 +0200326/* I2C bootstrap EEPROM */
Stefan Roese514bab62009-08-17 16:57:53 +0200327#if defined(CONFIG_ARCHES)
328#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
329#else
Stefan Roese87c0b722009-07-20 06:57:27 +0200330#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
Stefan Roese514bab62009-08-17 16:57:53 +0200331#endif
Stefan Roese87c0b722009-07-20 06:57:27 +0200332#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
333#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
334
Stefan Roese6983fe22008-03-11 16:52:24 +0100335/* I2C SYSMON (LM75, AD7414 is almost compatible) */
336#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
337#define CONFIG_DTT_AD7414 1 /* use AD7414 */
338#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_DTT_MAX_TEMP 70
340#define CONFIG_SYS_DTT_LOW_TEMP -30
341#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese6983fe22008-03-11 16:52:24 +0100342
Adam Grahamf09f09d2008-10-08 10:12:53 -0700343#if defined(CONFIG_ARCHES)
344#define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
345#endif
346
347#if !defined(CONFIG_ARCHES)
Stefan Roese6983fe22008-03-11 16:52:24 +0100348/* RTC configuration */
349#define CONFIG_RTC_M41T62 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Adam Grahamf09f09d2008-10-08 10:12:53 -0700351#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100352
353/*-----------------------------------------------------------------------
354 * Ethernet
355 *----------------------------------------------------------------------*/
356#define CONFIG_IBM_EMAC4_V4 1
Adam Grahamf09f09d2008-10-08 10:12:53 -0700357
Stefan Roese4c9e8552008-03-19 16:20:49 +0100358#define CONFIG_HAS_ETH0
359#define CONFIG_HAS_ETH1
Adam Grahamf09f09d2008-10-08 10:12:53 -0700360
361#if !defined(CONFIG_ARCHES)
362#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
363#define CONFIG_PHY1_ADDR 1
Stefan Roese4c9e8552008-03-19 16:20:49 +0100364/* Only Glacier (460GT) has 4 EMAC interfaces */
365#ifdef CONFIG_460GT
366#define CONFIG_PHY2_ADDR 2
367#define CONFIG_PHY3_ADDR 3
368#define CONFIG_HAS_ETH2
369#define CONFIG_HAS_ETH3
370#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100371
Adam Grahamf09f09d2008-10-08 10:12:53 -0700372#else /* defined(CONFIG_ARCHES) */
373
374#define CONFIG_FIXED_PHY 0xFFFFFFFF
375#define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
376#define CONFIG_PHY1_ADDR 0
377#define CONFIG_PHY2_ADDR 1
378#define CONFIG_HAS_ETH2
379
380#define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
381 {devnum, speed, duplex}
382#define CONFIG_SYS_FIXED_PHY_PORTS \
383 CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
384
385#define CONFIG_M88E1112_PHY
386
387/*
388 * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
389 * used by CONFIG_PHYx_ADDR
390 */
391#define CONFIG_GPCS_PHY_ADDR 0xA
392#define CONFIG_GPCS_PHY1_ADDR 0xB
393#define CONFIG_GPCS_PHY2_ADDR 0xC
394#endif /* !defined(CONFIG_ARCHES) */
395
Stefan Roese6983fe22008-03-11 16:52:24 +0100396#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
397#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
398#define CONFIG_PHY_DYNAMIC_ANEG 1
399
Stefan Roese41712b42008-03-05 12:31:53 +0100400/*-----------------------------------------------------------------------
401 * USB-OHCI
402 *----------------------------------------------------------------------*/
Stefan Roese4c9e8552008-03-19 16:20:49 +0100403/* Only Canyonlands (460EX) has USB */
404#ifdef CONFIG_460EX
Stefan Roese41712b42008-03-05 12:31:53 +0100405#define CONFIG_USB_OHCI_NEW
406#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
408#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
409#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
410#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
411#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
412#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Rupjyoti Sarmah17a68442010-07-07 18:14:48 +0530413#define CONFIG_SYS_USB_OHCI_BOARD_INIT
Stefan Roese4c9e8552008-03-19 16:20:49 +0100414#endif
Stefan Roese41712b42008-03-05 12:31:53 +0100415
Stefan Roese490f2042008-06-06 15:55:03 +0200416/*
417 * Default environment variables
418 */
Adam Grahamf09f09d2008-10-08 10:12:53 -0700419#if !defined(CONFIG_ARCHES)
420#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200421 CONFIG_AMCC_DEF_ENV \
422 CONFIG_AMCC_DEF_ENV_POWERPC \
423 CONFIG_AMCC_DEF_ENV_NOR_UPD \
424 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese6983fe22008-03-11 16:52:24 +0100425 "kernel_addr=fc000000\0" \
Stefan Roese5d40d442008-04-22 14:14:20 +0200426 "fdt_addr=fc1e0000\0" \
Stefan Roese6983fe22008-03-11 16:52:24 +0100427 "ramdisk_addr=fc200000\0" \
Stefan Roese6983fe22008-03-11 16:52:24 +0100428 "pciconfighost=1\0" \
429 "pcie_mode=RP:RP\0" \
430 ""
Adam Grahamf09f09d2008-10-08 10:12:53 -0700431#else /* defined(CONFIG_ARCHES) */
432#define CONFIG_EXTRA_ENV_SETTINGS \
433 CONFIG_AMCC_DEF_ENV \
434 CONFIG_AMCC_DEF_ENV_POWERPC \
435 CONFIG_AMCC_DEF_ENV_NOR_UPD \
436 "kernel_addr=fe000000\0" \
437 "fdt_addr=fe1e0000\0" \
438 "ramdisk_addr=fe200000\0" \
439 "pciconfighost=1\0" \
440 "pcie_mode=RP:RP\0" \
441 "ethprime=ppc_4xx_eth1\0" \
442 ""
443#endif /* !defined(CONFIG_ARCHES) */
Stefan Roese6983fe22008-03-11 16:52:24 +0100444
445/*
Stefan Roese490f2042008-06-06 15:55:03 +0200446 * Commands additional to the ones defined in amcc-common.h
Stefan Roese6983fe22008-03-11 16:52:24 +0100447 */
Stefan Roese87c0b722009-07-20 06:57:27 +0200448#define CONFIG_CMD_CHIP_CONFIG
Adam Grahamf09f09d2008-10-08 10:12:53 -0700449#if defined(CONFIG_ARCHES)
450#define CONFIG_CMD_DTT
451#define CONFIG_CMD_PCI
452#define CONFIG_CMD_SDRAM
453#elif defined(CONFIG_CANYONLANDS)
454#define CONFIG_CMD_DATE
455#define CONFIG_CMD_DTT
456#define CONFIG_CMD_EXT2
457#define CONFIG_CMD_FAT
458#define CONFIG_CMD_NAND
459#define CONFIG_CMD_PCI
Kazuaki Ichinohee405afa2009-06-12 18:10:12 +0900460#define CONFIG_CMD_SATA
Adam Grahamf09f09d2008-10-08 10:12:53 -0700461#define CONFIG_CMD_SDRAM
462#define CONFIG_CMD_SNTP
463#define CONFIG_CMD_USB
464#elif defined(CONFIG_GLACIER)
Stefan Roese6983fe22008-03-11 16:52:24 +0100465#define CONFIG_CMD_DATE
Stefan Roese6983fe22008-03-11 16:52:24 +0100466#define CONFIG_CMD_DTT
Stefan Roese6983fe22008-03-11 16:52:24 +0100467#define CONFIG_CMD_NAND
Stefan Roese6983fe22008-03-11 16:52:24 +0100468#define CONFIG_CMD_PCI
Stefan Roese6983fe22008-03-11 16:52:24 +0100469#define CONFIG_CMD_SDRAM
Stefan Roese490f2042008-06-06 15:55:03 +0200470#define CONFIG_CMD_SNTP
Adam Grahamf09f09d2008-10-08 10:12:53 -0700471#else
472#error "board type not defined"
Stefan Roese4c9e8552008-03-19 16:20:49 +0100473#endif
Stefan Roese41712b42008-03-05 12:31:53 +0100474
475/* Partitions */
476#define CONFIG_MAC_PARTITION
477#define CONFIG_DOS_PARTITION
478#define CONFIG_ISO_PARTITION
Stefan Roese6983fe22008-03-11 16:52:24 +0100479
480/*-----------------------------------------------------------------------
Stefan Roese6983fe22008-03-11 16:52:24 +0100481 * PCI stuff
482 *----------------------------------------------------------------------*/
483/* General PCI */
484#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000485#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roese6983fe22008-03-11 16:52:24 +0100486#define CONFIG_PCI_PNP /* do pci plug-and-play */
487#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
488#define CONFIG_PCI_CONFIG_HOST_BRIDGE
489
490/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
492#undef CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese6983fe22008-03-11 16:52:24 +0100493
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
495#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
Stefan Roese6983fe22008-03-11 16:52:24 +0100496
Adam Grahamf09f09d2008-10-08 10:12:53 -0700497#ifdef CONFIG_460GT
498#if defined(CONFIG_ARCHES)
499/*-----------------------------------------------------------------------
500 * RapidIO I/O and Registers
501 *----------------------------------------------------------------------*/
502#define CONFIG_RAPIDIO
503#define CONFIG_SYS_460GT_SRIO_ERRATA_1
504
505#define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
506#define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
507#define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
508#define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
509#define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
510
511#define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
512#define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
513#define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
514#define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
515
516#define CONFIG_SYS_I2ODMA_BASE 0xCF000000
517#define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
518
519#define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
520#undef CONFIG_PPC4XX_RAPIDIO_DEBUG
521#undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
522#define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
523#undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
524#endif /* CONFIG_ARCHES */
525#endif /* CONFIG_460GT */
526
Kazuaki Ichinohee405afa2009-06-12 18:10:12 +0900527/*
528 * SATA driver setup
529 */
530#ifdef CONFIG_CMD_SATA
531#define CONFIG_SATA_DWC
532#define CONFIG_LIBATA
533#define SATA_BASE_ADDR 0xe20d1000 /* PPC460EX SATA Base Address */
534#define SATA_DMA_REG_ADDR 0xe20d0800 /* PPC460EX SATA Base Address */
535#define CONFIG_SYS_SATA_MAX_DEVICE 1 /* SATA MAX DEVICE */
536/* Convert sectorsize to wordsize */
537#define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
538#endif
539
Stefan Roese6983fe22008-03-11 16:52:24 +0100540/*-----------------------------------------------------------------------
541 * External Bus Controller (EBC) Setup
542 *----------------------------------------------------------------------*/
543
544/*
545 * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
546 * boot EBC mapping only supports a maximum of 16MBytes
547 * (4.ff00.0000 - 4.ffff.ffff).
548 * To solve this problem, the FLASH has to get remapped to another
549 * EBC address which accepts bigger regions:
550 *
551 * 0xfc00.0000 -> 4.cc00.0000
Adam Grahamf09f09d2008-10-08 10:12:53 -0700552 *
553 * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
554 * remapped to:
555 *
556 * 0xfe00.0000 -> 4.ce00.0000
Stefan Roese6983fe22008-03-11 16:52:24 +0100557 */
558
Stefan Roese71665eb2008-03-03 17:27:02 +0100559#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
560/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200561#define CONFIG_SYS_EBC_PB3AP 0x10055e00
562#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roese71665eb2008-03-03 17:27:02 +0100563
564/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565#define CONFIG_SYS_EBC_PB0AP 0x018003c0
566#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100567#else
Stefan Roese6983fe22008-03-11 16:52:24 +0100568/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200569#define CONFIG_SYS_EBC_PB0AP 0x10055e00
570#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roese6983fe22008-03-11 16:52:24 +0100571
Adam Grahamf09f09d2008-10-08 10:12:53 -0700572#if !defined(CONFIG_ARCHES)
Stefan Roese6983fe22008-03-11 16:52:24 +0100573/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200574#define CONFIG_SYS_EBC_PB3AP 0x018003c0
575#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100576#endif
Adam Grahamf09f09d2008-10-08 10:12:53 -0700577#endif /*defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
Stefan Roese71665eb2008-03-03 17:27:02 +0100578
Adam Grahamf09f09d2008-10-08 10:12:53 -0700579#if !defined(CONFIG_ARCHES)
Stefan Roese71665eb2008-03-03 17:27:02 +0100580/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200581#define CONFIG_SYS_EBC_PB2AP 0x00804240
582#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
Stefan Roese6983fe22008-03-11 16:52:24 +0100583
Adam Grahamf09f09d2008-10-08 10:12:53 -0700584#else /* defined(CONFIG_ARCHES) */
585
586/* Memory Bank 1 (FPGA) initialization */
587#define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
588#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
589#endif /* !defined(CONFIG_ARCHES) */
590
Stefan Roese916ed942009-10-29 18:37:45 +0100591#define CONFIG_SYS_EBC_CFG 0xbfc00000
Stefan Roese6983fe22008-03-11 16:52:24 +0100592
593/*
Stefan Roese3befd852008-10-25 06:45:31 +0200594 * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
595 * pin multiplexing correctly
596 */
597#if defined(CONFIG_ARCHES)
598#define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
599#else
600#define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
601#endif
602
603/*
Stefan Roese6983fe22008-03-11 16:52:24 +0100604 * PPC4xx GPIO Configuration
605 */
Stefan Roese4c9e8552008-03-19 16:20:49 +0100606#ifdef CONFIG_460EX
607/* 460EX: Use USB configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200608#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese6983fe22008-03-11 16:52:24 +0100609{ \
610/* GPIO Core 0 */ \
Stefan Roese41712b42008-03-05 12:31:53 +0100611{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
612{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
613{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
614{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
615{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
616{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
617{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
618{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
619{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
620{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
621{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
622{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
623{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
624{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
625{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
626{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
627{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
628{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
629{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
630{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
631{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
632{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
Stefan Roese6983fe22008-03-11 16:52:24 +0100633{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
634{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
635{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
636{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
637{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
638{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
639{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
640{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
641{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
642{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
643}, \
644{ \
645/* GPIO Core 1 */ \
646{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
647{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
648{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
649{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
650{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
651{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
652{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
653{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
654{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
655{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
656{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
657{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
658{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
659{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
660{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
661{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
662{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
663{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
664{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
665{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
666{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
667{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
668{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
669{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
670{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
671{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
672{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
673{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
674{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
675{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
676{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
677{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
678} \
679}
Stefan Roese4c9e8552008-03-19 16:20:49 +0100680#else
681/* 460GT: Use EMAC2+3 configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200682#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese4c9e8552008-03-19 16:20:49 +0100683{ \
684/* GPIO Core 0 */ \
685{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
686{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
687{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
688{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
689{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
690{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
691{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
692{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
693{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
694{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
695{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
696{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
697{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
698{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
699{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
700{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
701{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
702{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
703{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
704{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
705{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
706{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
707{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
708{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
709{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
710{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
711{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
712{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
713{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
714{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
715{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
716{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
717}, \
718{ \
719/* GPIO Core 1 */ \
720{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
721{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
722{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
723{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
724{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
725{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
726{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
727{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
728{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
729{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
730{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
Stefan Roese3befd852008-10-25 06:45:31 +0200731{GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
Stefan Roese4c9e8552008-03-19 16:20:49 +0100732{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
733{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
734{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
735{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
736{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
737{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
738{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
739{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
740{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
741{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
742{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
743{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
744{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
745{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
746{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
747{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
748{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
749{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
750{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
751{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
752} \
753}
754#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100755
Stefan Roese6983fe22008-03-11 16:52:24 +0100756#endif /* __CONFIG_H */