blob: d3367280a0d7cfd062f538209f5bfe87f283b07a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haiying Wang765547d2009-03-27 17:02:45 -04002/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06003 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04004 */
5
6/*
7 * mpc8569mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Galae5fe96b2011-01-04 18:04:01 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wang765547d2009-03-27 17:02:45 -040015#define CONFIG_PCIE1 1 /* PCIE controller */
16#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000017#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040018#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
19#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
20#define CONFIG_QE /* Enable QE */
21#define CONFIG_ENV_OVERWRITE
Haiying Wang765547d2009-03-27 17:02:45 -040022
Haiying Wang765547d2009-03-27 17:02:45 -040023#ifndef __ASSEMBLY__
24extern unsigned long get_clock_freq(void);
25#endif
26/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080027#define CONFIG_SYS_CLK_FREQ 66666666
28#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040029
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020030#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080031#define CONFIG_PQ_MDS_PIB
32#define CONFIG_PQ_MDS_PIB_ATM
33#endif
34
Haiying Wang765547d2009-03-27 17:02:45 -040035/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
38#define CONFIG_L2_CACHE /* toggle L2 cache */
39#define CONFIG_BTB /* toggle branch predition */
40
Haiying Wang96196a12010-11-10 15:37:13 -050041#ifndef CONFIG_SYS_MONITOR_BASE
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Haiying Wang765547d2009-03-27 17:02:45 -040045/*
46 * Only possible on E500 Version 2 or newer cores.
47 */
48#define CONFIG_ENABLE_36BIT_PHYS 1
49
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040050#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040051
52#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
53#define CONFIG_SYS_MEMTEST_END 0x00400000
54
55/*
Liu Yu674ef7b2010-01-18 19:03:28 +080056 * Config the L2 Cache as L2 SRAM
57 */
58#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
59#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
60#define CONFIG_SYS_L2_SIZE (512 << 10)
61#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
62
Timur Tabie46fedf2011-08-04 18:03:41 -050063#define CONFIG_SYS_CCSRBAR 0xe0000000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -040065
Kumar Gala8d22ddc2011-11-09 09:10:49 -060066#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050067#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +080068#endif
69
Haiying Wang765547d2009-03-27 17:02:45 -040070/* DDR Setup */
Haiying Wang765547d2009-03-27 17:02:45 -040071#undef CONFIG_FSL_DDR_INTERACTIVE
72#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
73#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -040074#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
75
76#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
77
78#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
79 /* DDR is system memory*/
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Haiying Wang765547d2009-03-27 17:02:45 -040082#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
84
85/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -060086#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -040087
88/* These are used when DDR doesn't use SPD. */
89#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
90#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
91#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
92#define CONFIG_SYS_DDR_TIMING_3 0x00020000
93#define CONFIG_SYS_DDR_TIMING_0 0x00330004
94#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
95#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
96#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
97#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
98#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
99#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
100#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
101#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
102#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
103#define CONFIG_SYS_DDR_TIMING_4 0x00220001
104#define CONFIG_SYS_DDR_TIMING_5 0x03402400
105#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
106#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
107#define CONFIG_SYS_DDR_CDR_1 0x80040000
108#define CONFIG_SYS_DDR_CDR_2 0x00000000
109#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
110#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
111#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
112#define CONFIG_SYS_DDR_CONTROL2 0x24400000
113
114#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
115#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
116#define CONFIG_SYS_DDR_SBE 0x00010000
117
118#undef CONFIG_CLOCKS_IN_MHZ
119
120/*
121 * Local Bus Definitions
122 */
123
124#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
125#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
126
127#define CONFIG_SYS_BCSR_BASE 0xf8000000
128#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
129
130/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800131#define CONFIG_FLASH_BR_PRELIM 0xfe000801
132#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400133
Haiying Wang399b53c2009-05-20 12:30:32 -0400134/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400135#define CONFIG_SYS_BR1_PRELIM 0xf8000801
136#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
137
Haiying Wang399b53c2009-05-20 12:30:32 -0400138/*Chip select 4 - PIB*/
139#define CONFIG_SYS_BR4_PRELIM 0xf8008801
140#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
141
142/*Chip select 5 - PIB*/
143#define CONFIG_SYS_BR5_PRELIM 0xf8010801
144#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
145
Haiying Wang765547d2009-03-27 17:02:45 -0400146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
147#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
148#undef CONFIG_SYS_FLASH_CHECKSUM
149#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
150#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
151
Liu Yu674ef7b2010-01-18 19:03:28 +0800152#undef CONFIG_SYS_RAMBOOT
Liu Yu674ef7b2010-01-18 19:03:28 +0800153
Haiying Wang765547d2009-03-27 17:02:45 -0400154#define CONFIG_FLASH_CFI_DRIVER
155#define CONFIG_SYS_FLASH_CFI
156#define CONFIG_SYS_FLASH_EMPTY_INFO
157
Anton Vorontsova29155e2009-10-15 17:47:08 +0400158/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800159#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400160#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800161#else
162#define CONFIG_SYS_NAND_BASE 0xFFF00000
163#endif
164
165/* NAND boot: 4K NAND loader config */
166#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
167#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
168#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
169#define CONFIG_SYS_NAND_U_BOOT_START \
170 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
171#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
172#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
173#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
174
Anton Vorontsova29155e2009-10-15 17:47:08 +0400175#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
176#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
177#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsova29155e2009-10-15 17:47:08 +0400178#define CONFIG_NAND_FSL_ELBC 1
179#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500180#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400181 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
182 | BR_PS_8 /* Port Size = 8 bit */ \
183 | BR_MS_FCM /* MSEL = FCM */ \
184 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500185#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400186 | OR_FCM_CSCT \
187 | OR_FCM_CST \
188 | OR_FCM_CHT \
189 | OR_FCM_SCY_1 \
190 | OR_FCM_TRLX \
191 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800192
Liu Yu674ef7b2010-01-18 19:03:28 +0800193#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
194#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500195#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
196#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang765547d2009-03-27 17:02:45 -0400197
Haiying Wang765547d2009-03-27 17:02:45 -0400198#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
199#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
200#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
201#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
202
203#define CONFIG_SYS_INIT_RAM_LOCK 1
204#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200205#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400206
Haiying Wang765547d2009-03-27 17:02:45 -0400207#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200208 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
210
211#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400212#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400213
214/* Serial Port */
Haiying Wang765547d2009-03-27 17:02:45 -0400215#define CONFIG_SYS_NS16550_SERIAL
216#define CONFIG_SYS_NS16550_REG_SIZE 1
217#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500218#ifdef CONFIG_NAND_SPL
219#define CONFIG_NS16550_MIN_FUNCTIONS
220#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400221
222#define CONFIG_SYS_BAUDRATE_TABLE \
223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
224
225#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
226#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
227
Haiying Wang765547d2009-03-27 17:02:45 -0400228/*
229 * I2C
230 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200231#define CONFIG_SYS_I2C
232#define CONFIG_SYS_I2C_FSL
233#define CONFIG_SYS_FSL_I2C_SPEED 400000
234#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
235#define CONFIG_SYS_FSL_I2C2_SPEED 400000
236#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
237#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
238#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
239#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400240
241/*
242 * I2C2 EEPROM
243 */
244#define CONFIG_ID_EEPROM
245#ifdef CONFIG_ID_EEPROM
246#define CONFIG_SYS_I2C_EEPROM_NXID
247#endif
248#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
249#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
250#define CONFIG_SYS_EEPROM_BUS_NUM 1
251
252#define PLPPAR1_I2C_BIT_MASK 0x0000000F
253#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400254#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400255#define PLPDIR1_I2C_BIT_MASK 0x0000000F
256#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400257#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300258#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
259#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
260#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
261#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400262
263/*
264 * General PCI
265 * Memory Addresses are mapped 1-1. I/O is mapped from 0
266 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600267#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400268#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
269#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
270#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
271#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
272#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
273#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
274#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
275#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
276
Kumar Galae5fe96b2011-01-04 18:04:01 -0600277#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
278#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
279#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
280#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400281
282#ifdef CONFIG_QE
283/*
284 * QE UEC ethernet configuration
285 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400286#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
287#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400288
289#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
290#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500291#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400292#define CONFIG_PHY_MODE_NEED_CHANGE
293
294#define CONFIG_UEC_ETH1 /* GETH1 */
295#define CONFIG_HAS_ETH0
296
297#ifdef CONFIG_UEC_ETH1
298#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
299#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400300#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400301#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
302#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
303#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500304#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100305#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400306#elif defined(CONFIG_SYS_UCC_RMII_MODE)
307#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
308#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
309#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500310#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100311#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400312#endif /* CONFIG_SYS_UCC_RGMII_MODE */
313#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400314
315#define CONFIG_UEC_ETH2 /* GETH2 */
316#define CONFIG_HAS_ETH1
317
318#ifdef CONFIG_UEC_ETH2
319#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
320#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400321#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400322#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
323#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
324#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500325#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100326#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400327#elif defined(CONFIG_SYS_UCC_RMII_MODE)
328#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
329#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
330#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500331#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100332#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400333#endif /* CONFIG_SYS_UCC_RGMII_MODE */
334#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400335
Haiying Wang750098d2009-05-20 12:30:36 -0400336#define CONFIG_UEC_ETH3 /* GETH3 */
337#define CONFIG_HAS_ETH2
338
339#ifdef CONFIG_UEC_ETH3
340#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
341#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400342#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400343#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
344#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
345#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500346#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100347#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400348#elif defined(CONFIG_SYS_UCC_RMII_MODE)
349#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
350#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
351#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500352#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100353#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400354#endif /* CONFIG_SYS_UCC_RGMII_MODE */
355#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400356
357#define CONFIG_UEC_ETH4 /* GETH4 */
358#define CONFIG_HAS_ETH3
359
360#ifdef CONFIG_UEC_ETH4
361#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
362#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400363#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400364#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
365#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
366#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500367#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100368#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400369#elif defined(CONFIG_SYS_UCC_RMII_MODE)
370#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
371#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
372#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500373#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100374#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400375#endif /* CONFIG_SYS_UCC_RGMII_MODE */
376#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400377
378#undef CONFIG_UEC_ETH6 /* GETH6 */
379#define CONFIG_HAS_ETH5
380
381#ifdef CONFIG_UEC_ETH6
382#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
383#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
384#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
385#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
386#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500387#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100388#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400389#endif /* CONFIG_UEC_ETH6 */
390
391#undef CONFIG_UEC_ETH8 /* GETH8 */
392#define CONFIG_HAS_ETH7
393
394#ifdef CONFIG_UEC_ETH8
395#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
396#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
397#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
398#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
399#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500400#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100401#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400402#endif /* CONFIG_UEC_ETH8 */
403
Haiying Wang765547d2009-03-27 17:02:45 -0400404#endif /* CONFIG_QE */
405
406#if defined(CONFIG_PCI)
Haiying Wang765547d2009-03-27 17:02:45 -0400407#undef CONFIG_EEPRO100
408#undef CONFIG_TULIP
409
410#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
411
412#endif /* CONFIG_PCI */
413
Haiying Wang765547d2009-03-27 17:02:45 -0400414/*
415 * Environment
416 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800417#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu674ef7b2010-01-18 19:03:28 +0800418#else
Haiying Wangfb279492009-06-04 16:12:39 -0400419#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400420#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
421#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800422#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400423
424#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
425#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
426
427/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600428#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800429#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400430
431/*
432 * BOOTP options
433 */
434#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wang765547d2009-03-27 17:02:45 -0400435
Haiying Wang765547d2009-03-27 17:02:45 -0400436#undef CONFIG_WATCHDOG /* watchdog disabled */
437
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400438#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800439#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400440#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400441#endif
442
Haiying Wang765547d2009-03-27 17:02:45 -0400443/*
444 * Miscellaneous configurable options
445 */
Haiying Wang765547d2009-03-27 17:02:45 -0400446#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wang765547d2009-03-27 17:02:45 -0400447#if defined(CONFIG_CMD_KGDB)
448#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
449#else
450#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
451#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400452#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
453#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
454 /* Boot Argument Buffer Size */
Haiying Wang765547d2009-03-27 17:02:45 -0400455
456/*
457 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500458 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400459 * the maximum mapped by the Linux kernel during initialization.
460 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500461#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
462#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400463
Haiying Wang765547d2009-03-27 17:02:45 -0400464#if defined(CONFIG_CMD_KGDB)
465#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wang765547d2009-03-27 17:02:45 -0400466#endif
467
468/*
469 * Environment Configuration
470 */
Mario Six5bc05432018-03-28 14:38:20 +0200471#define CONFIG_HOSTNAME "mpc8569mds"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000472#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000473#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400474
475#define CONFIG_SERVERIP 192.168.1.1
476#define CONFIG_GATEWAYIP 192.168.1.1
477#define CONFIG_NETMASK 255.255.255.0
478
479#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
480
Haiying Wang765547d2009-03-27 17:02:45 -0400481#define CONFIG_EXTRA_ENV_SETTINGS \
482 "netdev=eth0\0" \
483 "consoledev=ttyS0\0" \
484 "ramdiskaddr=600000\0" \
485 "ramdiskfile=your.ramdisk.u-boot\0" \
486 "fdtaddr=400000\0" \
487 "fdtfile=your.fdt.dtb\0" \
488 "nfsargs=setenv bootargs root=/dev/nfs rw " \
489 "nfsroot=$serverip:$rootpath " \
490 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
491 "console=$consoledev,$baudrate $othbootargs\0" \
492 "ramargs=setenv bootargs root=/dev/ram rw " \
493 "console=$consoledev,$baudrate $othbootargs\0" \
494
495#define CONFIG_NFSBOOTCOMMAND \
496 "run nfsargs;" \
497 "tftp $loadaddr $bootfile;" \
498 "tftp $fdtaddr $fdtfile;" \
499 "bootm $loadaddr - $fdtaddr"
500
501#define CONFIG_RAMBOOTCOMMAND \
502 "run ramargs;" \
503 "tftp $ramdiskaddr $ramdiskfile;" \
504 "tftp $loadaddr $bootfile;" \
505 "bootm $loadaddr $ramdiskaddr"
506
507#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
508
509#endif /* __CONFIG_H */