blob: 6bcd6b6f2e88ec58cf31aae87bb093f5dcd6d850 [file] [log] [blame]
Matthew Fettke545c8e02008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Matthew Fettke545c8e02008-01-24 14:02:32 -060011 */
12
13/*
14 * board/config.h - configuration options, board specific
15 */
16
17#ifndef _M5275EVB_H
18#define _M5275EVB_H
19
20/*
21 * High Level Configuration Options
22 * (easy to change)
23 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060024#define CONFIG_M5275EVB /* define board type */
25
26#define CONFIG_MCFTMR
27
28#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060030
31/* Configuration for environment
32 * Environment is embedded in u-boot in the second sector of the flash
33 */
34#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020035#define CONFIG_ENV_OFFSET 0x4000
36#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060037#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020038#define CONFIG_ENV_ADDR 0xffe04000
39#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060040#endif
41
angelo@sysam.it5296cb12015-03-29 22:54:16 +020042#define LDS_BOARD_TEXT \
43 . = DEFINED(env_offset) ? env_offset : .; \
44 common/env_embedded.o (.text);
45
Matthew Fettke545c8e02008-01-24 14:02:32 -060046/*
47 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
54/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060055
Matthew Fettke545c8e02008-01-24 14:02:32 -060056#define CONFIG_MCFFEC
57#ifdef CONFIG_MCFFEC
Matthew Fettke545c8e02008-01-24 14:02:32 -060058#define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050059#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_DISCOVER_PHY
61#define CONFIG_SYS_RX_ETH_BUFFER 8
62#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
63#define CONFIG_SYS_FEC0_PINMUX 0
64#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
65#define CONFIG_SYS_FEC1_PINMUX 0
66#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060067#define MCFFEC_TOUT_LOOP 50000
68#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
70#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060071#define FECDUPLEX FULL
72#define FECSPEED _100BASET
73#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060076#endif
77#endif
78#endif
79
80/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020081#define CONFIG_SYS_I2C
82#define CONFIG_SYS_I2C_FSL
83#define CONFIG_SYS_FSL_I2C_SPEED 80000
84#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
85#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
87#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
88#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
89#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthew Fettke545c8e02008-01-24 14:02:32 -060092
93#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094# define CONFIG_SYS_CBSIZE 1024
Matthew Fettke545c8e02008-01-24 14:02:32 -060095#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096# define CONFIG_SYS_CBSIZE 256
Matthew Fettke545c8e02008-01-24 14:02:32 -060097#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
99#define CONFIG_SYS_MAXARGS 16
100#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600103
Matthew Fettke545c8e02008-01-24 14:02:32 -0600104#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MEMTEST_START 0x400
106#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600107
TsiChung Liew0e8a7552010-03-10 16:33:03 -0600108#ifdef CONFIG_MCFFEC
109# define CONFIG_NET_RETRY_COUNT 5
110# define CONFIG_OVERWRITE_ETHADDR_ONCE
111#endif /* FEC_ENET */
112
113#define CONFIG_EXTRA_ENV_SETTINGS \
114 "netdev=eth0\0" \
115 "loadaddr=10000\0" \
116 "uboot=u-boot.bin\0" \
117 "load=tftp ${loadaddr} ${uboot}\0" \
118 "upd=run load; run prog\0" \
119 "prog=prot off ffe00000 ffe3ffff;" \
120 "era ffe00000 ffe3ffff;" \
121 "cp.b ${loadaddr} ffe00000 ${filesize};"\
122 "save\0" \
123 ""
124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600126
127/*
128 * Low Level Configuration Settings
129 * (address mappings, register initial values, etc.)
130 * You should know what you are doing if you make changes here.
131 */
132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600134
135/*-----------------------------------------------------------------------
136 * Definitions for initial stack pointer and data area (in DPRAM)
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200139#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200140#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -0600142
143/*-----------------------------------------------------------------------
144 * Start addresses for the final memory configuration
145 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_SDRAM_BASE 0x00000000
149#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000150#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600151
152#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600154#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600156#endif
157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MONITOR_LEN 0x20000
159#define CONFIG_SYS_MALLOC_LEN (256 << 10)
160#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600161
162/*
163 * For booting Linux, the board info and command line data
164 * have to be in the first 8 MB of memory, since this is
165 * the maximum mapped by the Linux kernel during initialization ??
166 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000167#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
168#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600169
170/*-----------------------------------------------------------------------
171 * FLASH organization
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
175#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200178#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600180
181/*-----------------------------------------------------------------------
182 * Cache Configuration
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke545c8e02008-01-24 14:02:32 -0600185
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600186#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200187 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600188#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200189 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600190#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
191#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
192 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
193 CF_ACR_EN | CF_ACR_SM_ALL)
194#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
195 CF_CACR_DISD | CF_CACR_INVI | \
196 CF_CACR_CEIB | CF_CACR_DCM | \
197 CF_CACR_EUSP)
198
Matthew Fettke545c8e02008-01-24 14:02:32 -0600199/*-----------------------------------------------------------------------
200 * Memory bank definitions
201 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000202#define CONFIG_SYS_CS0_BASE 0xffe00000
203#define CONFIG_SYS_CS0_CTRL 0x00001980
204#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600205
TsiChung Liew012522f2008-10-21 10:03:07 +0000206#define CONFIG_SYS_CS1_BASE 0x30000000
207#define CONFIG_SYS_CS1_CTRL 0x00001900
208#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600209
210/*-----------------------------------------------------------------------
211 * Port configuration
212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600214
215#endif /* _M5275EVB_H */