blob: a156d2ee09a1622994079cf5058dcdb88869a066 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Priyanka Jain062ef1a2013-10-18 17:19:06 +05302/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Priyanka Jain062ef1a2013-10-18 17:19:06 +05304 */
5
6#include <common.h>
7#include <command.h>
Simon Glass7b51b572019-08-01 09:46:52 -06008#include <env.h>
Simon Glass807765b2019-12-28 10:44:54 -07009#include <fdt_support.h>
Zhao Qiangd4683772015-08-28 10:31:50 +080010#include <hwconfig.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060011#include <image.h>
Simon Glass52559322019-11-14 12:57:46 -070012#include <init.h>
Priyanka Jain062ef1a2013-10-18 17:19:06 +053013#include <netdev.h>
14#include <linux/compiler.h>
15#include <asm/mmu.h>
16#include <asm/processor.h>
17#include <asm/cache.h>
18#include <asm/immap_85xx.h>
Zhao Qiangd4683772015-08-28 10:31:50 +080019#include <asm/fsl_fdt.h>
Priyanka Jain062ef1a2013-10-18 17:19:06 +053020#include <asm/fsl_law.h>
21#include <asm/fsl_serdes.h>
Priyanka Jain062ef1a2013-10-18 17:19:06 +053022#include <asm/fsl_liodn.h>
23#include <fm_eth.h>
Tang Yuantian00233522014-11-21 11:17:16 +080024#include "../common/sleep.h"
Priyanka Jain062ef1a2013-10-18 17:19:06 +053025#include "t104xrdb.h"
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +053026#include "cpld.h"
Priyanka Jain062ef1a2013-10-18 17:19:06 +053027
28DECLARE_GLOBAL_DATA_PTR;
29
30int checkboard(void)
31{
32 struct cpu_type *cpu = gd->arch.cpu;
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +053033 u8 sw;
Priyanka Jain062ef1a2013-10-18 17:19:06 +053034
York Sun78e56992016-11-21 11:25:26 -080035#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +053036 printf("Board: %sD4RDB\n", cpu->name);
37#else
Priyanka Jain062ef1a2013-10-18 17:19:06 +053038 printf("Board: %sRDB\n", cpu->name);
Priyanka Jain4b6067a2015-06-05 15:29:02 +053039#endif
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +053040 printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
41 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
42
43 sw = CPLD_READ(flash_ctl_status);
44 sw = ((sw & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
45
Priyanka Jainf2af1c32015-07-30 10:20:18 +053046 printf("vBank: %d\n", sw);
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +053047
Priyanka Jain062ef1a2013-10-18 17:19:06 +053048 return 0;
49}
50
Tang Yuantian00233522014-11-21 11:17:16 +080051int board_early_init_f(void)
52{
53#if defined(CONFIG_DEEP_SLEEP)
54 if (is_warm_boot())
55 fsl_dp_disable_console();
56#endif
57
58 return 0;
59}
60
Priyanka Jain062ef1a2013-10-18 17:19:06 +053061int board_early_init_r(void)
62{
63#ifdef CONFIG_SYS_FLASH_BASE
64 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun9d045682014-06-24 21:16:20 -070065 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Priyanka Jain062ef1a2013-10-18 17:19:06 +053066
67 /*
68 * Remap Boot flash region to caching-inhibited
69 * so that flash can be erased properly.
70 */
71
72 /* Flush d-cache and invalidate i-cache of any FLASH data */
73 flush_dcache();
74 invalidate_icache();
75
York Sun9d045682014-06-24 21:16:20 -070076 if (flash_esel == -1) {
77 /* very unlikely unless something is messed up */
78 puts("Error: Could not find TLB for FLASH BASE\n");
79 flash_esel = 2; /* give our best effort to continue */
80 } else {
81 /* invalidate existing TLB entry for flash */
82 disable_tlb(flash_esel);
83 }
Priyanka Jain062ef1a2013-10-18 17:19:06 +053084
85 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
86 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87 0, flash_esel, BOOKE_PAGESZ_256M, 1);
88#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +053089 return 0;
90}
91
92int misc_init_r(void)
93{
Priyanka Jain4b6067a2015-06-05 15:29:02 +053094 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
95 u32 srds_s1;
96
97 srds_s1 = in_be32(&gur->rcwsr[4]) >> 24;
98
99 printf("SERDES Reference : 0x%X\n", srds_s1);
100
101 /* select SGMII*/
102 if (srds_s1 == 0x86)
103 CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
104 MISC_CTL_SG_SEL);
105
106 /* select SGMII and Aurora*/
107 if (srds_s1 == 0x8E)
108 CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
109 MISC_CTL_SG_SEL | MISC_CTL_AURORA_SEL);
110
York Suna0167352016-11-21 10:46:53 -0800111#if defined(CONFIG_TARGET_T1040D4RDB)
Zhao Qiangd4683772015-08-28 10:31:50 +0800112 if (hwconfig("qe-tdm")) {
113 CPLD_WRITE(sfp_ctl_status, CPLD_READ(sfp_ctl_status) |
114 MISC_MUX_QE_TDM);
115 printf("QECSR : 0x%02x, mux to qe-tdm\n",
116 CPLD_READ(sfp_ctl_status));
117 }
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530118 /* Mask all CPLD interrupt sources, except QSGMII interrupts */
119 if (CPLD_READ(sw_ver) < 0x03) {
120 debug("CPLD SW version 0x%02x doesn't support int_mask\n",
121 CPLD_READ(sw_ver));
122 } else {
123 CPLD_WRITE(int_mask, CPLD_INT_MASK_ALL &
124 ~(CPLD_INT_MASK_QSGMII1 | CPLD_INT_MASK_QSGMII2));
125 }
126#endif
127
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530128 return 0;
129}
130
Simon Glasse895a4b2014-10-23 18:58:47 -0600131int ft_board_setup(void *blob, bd_t *bd)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530132{
133 phys_addr_t base;
134 phys_size_t size;
135
136 ft_cpu_setup(blob, bd);
137
Simon Glass723806c2017-08-03 12:22:15 -0600138 base = env_get_bootm_low();
139 size = env_get_bootm_size();
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530140
141 fdt_fixup_memory(blob, (u64)base, (u64)size);
142
143#ifdef CONFIG_PCI
144 pci_of_setup(blob, bd);
145#endif
146
147 fdt_fixup_liodn(blob);
148
149#ifdef CONFIG_HAS_FSL_DR_USB
Sriram Dasha5c289b2016-09-16 17:12:15 +0530150 fsl_fdt_fixup_dr_usb(blob, bd);
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530151#endif
152
153#ifdef CONFIG_SYS_DPAA_FMAN
154 fdt_fixup_fman_ethernet(blob);
155#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600156
Zhao Qiangd4683772015-08-28 10:31:50 +0800157 if (hwconfig("qe-tdm"))
158 fdt_del_diu(blob);
Simon Glasse895a4b2014-10-23 18:58:47 -0600159 return 0;
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530160}