TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Configuation settings for the Freescale MCF5329 FireEngine board. |
| 3 | * |
| 4 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 5 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
| 6 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | /* |
| 11 | * board/config.h - configuration options, board specific |
| 12 | */ |
| 13 | |
| 14 | #ifndef _M5235EVB_H |
| 15 | #define _M5235EVB_H |
| 16 | |
| 17 | /* |
| 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 21 | |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 22 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_UART_PORT (0) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 24 | |
| 25 | #undef CONFIG_WATCHDOG |
| 26 | #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */ |
| 27 | |
| 28 | /* |
| 29 | * BOOTP options |
| 30 | */ |
| 31 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 32 | #define CONFIG_BOOTP_BOOTPATH |
| 33 | #define CONFIG_BOOTP_GATEWAY |
| 34 | #define CONFIG_BOOTP_HOSTNAME |
| 35 | |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 36 | #define CONFIG_MCFFEC |
| 37 | #ifdef CONFIG_MCFFEC |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 38 | # define CONFIG_MII 1 |
TsiChung Liew | 0f3ba7e | 2008-03-30 01:22:13 -0500 | [diff] [blame] | 39 | # define CONFIG_MII_INIT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | # define CONFIG_SYS_DISCOVER_PHY |
| 41 | # define CONFIG_SYS_RX_ETH_BUFFER 8 |
| 42 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 43 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | # define CONFIG_SYS_FEC0_PINMUX 0 |
| 45 | # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 46 | # define MCFFEC_TOUT_LOOP 50000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ |
| 48 | # ifndef CONFIG_SYS_DISCOVER_PHY |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 49 | # define FECDUPLEX FULL |
| 50 | # define FECSPEED _100BASET |
| 51 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 52 | # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
| 53 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 54 | # endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | # endif /* CONFIG_SYS_DISCOVER_PHY */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 56 | #endif |
| 57 | |
| 58 | /* Timer */ |
| 59 | #define CONFIG_MCFTMR |
| 60 | #undef CONFIG_MCFPIT |
| 61 | |
| 62 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_I2C |
| 64 | #define CONFIG_SYS_i2C_FSL |
| 65 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 |
| 66 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 67 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 68 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
| 69 | #define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi) |
| 70 | #define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK) |
| 71 | #define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 72 | |
| 73 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 74 | #define CONFIG_BOOTFILE "u-boot.bin" |
| 75 | #ifdef CONFIG_MCFFEC |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 76 | # define CONFIG_IPADDR 192.162.1.2 |
| 77 | # define CONFIG_NETMASK 255.255.255.0 |
| 78 | # define CONFIG_SERVERIP 192.162.1.1 |
| 79 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 80 | #endif /* FEC_ENET */ |
| 81 | |
| 82 | #define CONFIG_HOSTNAME M5235EVB |
| 83 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 84 | "netdev=eth0\0" \ |
| 85 | "loadaddr=10000\0" \ |
| 86 | "u-boot=u-boot.bin\0" \ |
| 87 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 88 | "upd=run load; run prog\0" \ |
| 89 | "prog=prot off ffe00000 ffe3ffff;" \ |
| 90 | "era ffe00000 ffe3ffff;" \ |
| 91 | "cp.b ${loadaddr} ffe00000 ${filesize};"\ |
| 92 | "save\0" \ |
| 93 | "" |
| 94 | |
| 95 | #define CONFIG_PRAM 512 /* 512 KB */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 97 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_CLK 75000000 |
| 101 | #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 102 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_MBAR 0x40000000 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 104 | |
| 105 | /* |
| 106 | * Low Level Configuration Settings |
| 107 | * (address mappings, register initial values, etc.) |
| 108 | * You should know what you are doing if you make changes here. |
| 109 | */ |
| 110 | /*----------------------------------------------------------------------- |
| 111 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_INIT_RAM_CTRL 0x21 |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 118 | |
| 119 | /*----------------------------------------------------------------------- |
| 120 | * Start addresses for the final memory configuration |
| 121 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 123 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 125 | #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 126 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 |
| 128 | #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
| 131 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
| 134 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 135 | |
| 136 | /* |
| 137 | * For booting Linux, the board info and command line data |
| 138 | * have to be in the first 8 MB of memory, since this is |
| 139 | * the maximum mapped by the Linux kernel during initialization ?? |
| 140 | */ |
| 141 | /* Initial Memory map for Linux */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | d6e4baf | 2009-01-27 12:57:47 +0000 | [diff] [blame] | 143 | #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 144 | |
| 145 | /*----------------------------------------------------------------------- |
| 146 | * FLASH organization |
| 147 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_FLASH_CFI |
| 149 | #ifdef CONFIG_SYS_FLASH_CFI |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 150 | # define CONFIG_FLASH_CFI_DRIVER 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 152 | #ifdef NORFLASH_PS32BIT |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 154 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 156 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 158 | # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ |
| 159 | # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 160 | #endif |
| 161 | |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 162 | #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 163 | |
| 164 | /* Configuration for environment |
| 165 | * Environment is embedded in u-boot in the second sector of the flash |
| 166 | */ |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 167 | |
| 168 | #define LDS_BOARD_TEXT \ |
| 169 | . = DEFINED(env_offset) ? env_offset : .; \ |
Simon Glass | 0649cd0 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 170 | env/embedded.o(.text); |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 171 | |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 172 | #ifdef NORFLASH_PS32BIT |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 173 | # define CONFIG_ENV_OFFSET (0x8000) |
| 174 | # define CONFIG_ENV_SIZE 0x4000 |
| 175 | # define CONFIG_ENV_SECT_SIZE 0x4000 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 176 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 177 | # define CONFIG_ENV_OFFSET (0x4000) |
| 178 | # define CONFIG_ENV_SIZE 0x2000 |
| 179 | # define CONFIG_ENV_SECT_SIZE 0x2000 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 180 | #endif |
| 181 | |
| 182 | /*----------------------------------------------------------------------- |
| 183 | * Cache Configuration |
| 184 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 186 | |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 187 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 188 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 189 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 190 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 191 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV) |
| 192 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ |
| 193 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 194 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 195 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \ |
| 196 | CF_CACR_CEIB | CF_CACR_DCM | \ |
| 197 | CF_CACR_EUSP) |
| 198 | |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 199 | /*----------------------------------------------------------------------- |
| 200 | * Chipselect bank definitions |
| 201 | */ |
| 202 | /* |
| 203 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 204 | * CS1 - Available |
| 205 | * CS2 - Available |
| 206 | * CS3 - Available |
| 207 | * CS4 - Available |
| 208 | * CS5 - Available |
| 209 | * CS6 - Available |
| 210 | * CS7 - Available |
| 211 | */ |
| 212 | #ifdef NORFLASH_PS32BIT |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 213 | # define CONFIG_SYS_CS0_BASE 0xFFC00000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | # define CONFIG_SYS_CS0_MASK 0x003f0001 |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 215 | # define CONFIG_SYS_CS0_CTRL 0x00001D00 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 216 | #else |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 217 | # define CONFIG_SYS_CS0_BASE 0xFFE00000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | # define CONFIG_SYS_CS0_MASK 0x001f0001 |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 219 | # define CONFIG_SYS_CS0_CTRL 0x00001D80 |
TsiChungLiew | 4a442d3 | 2007-08-16 19:23:50 -0500 | [diff] [blame] | 220 | #endif |
| 221 | |
| 222 | #endif /* _M5329EVB_H */ |