blob: 6d1efc0c69e98122e25eb194445a4e1d6bf1e120 [file] [log] [blame]
Kumar Galae2b159d2008-01-16 09:05:27 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/fsl_law.h>
28#include <asm/mmu.h>
29
30/*
31 * LAW(Local Access Window) configuration:
32 *
33 * 0x0000_0000 0x0fff_ffff DDR 256M
34 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040035 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M
Kumar Galae2b159d2008-01-16 09:05:27 -060036 * 0xe000_0000 0xe000_ffff CCSR 1M
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040037 * 0xe200_0000 0xe27f_ffff PCI1 IO 8M
38 * 0xe280_0000 0xe2ff_ffff PCIe IO 8M
Kumar Galae2b159d2008-01-16 09:05:27 -060039 * 0xf000_0000 0xf7ff_ffff SDRAM 128M
40 * 0xf8b0_0000 0xf80f_ffff EEPROM 1M
41 * 0xfb80_0000 0xff7f_ffff FLASH (2nd bank) 64M
42 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
43 *
44 * Notes:
Wolfgang Denk53677ef2008-05-20 16:00:29 +020045 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
Kumar Galae2b159d2008-01-16 09:05:27 -060046 * If flash is 8M at default position (last 8M), no LAW needed.
47 */
48
49struct law_entry law_table[] = {
50#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051 SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_DDR),
Kumar Galae2b159d2008-01-16 09:05:27 -060052#endif
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040053#ifdef CONFIG_SYS_PCI1_MEM_PHYS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054 SET_LAW(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI),
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040055 SET_LAW(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_8M, LAW_TRGT_IF_PCI),
56#endif
57#ifdef CONFIG_SYS_PCIE1_MEM_PHYS
58 SET_LAW(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCIE_1),
59 SET_LAW(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_8M, LAW_TRGT_IF_PCIE_1),
60#endif
Kumar Galae2b159d2008-01-16 09:05:27 -060061 /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062 SET_LAW(CONFIG_SYS_LBC_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_LBC),
Kumar Galae2b159d2008-01-16 09:05:27 -060063};
64
65int num_law_entries = ARRAY_SIZE(law_table);