blob: 2d552835b7766533e48acfcb82868bae414c77e8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gang461632b2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
York Sun51370d52016-12-28 08:43:45 -080033#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050039#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080040
Shaohui Xie44d50f02011-09-13 17:55:11 +080041#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060042#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080043#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080044
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
Mingkai Hucd420e02011-07-21 17:03:54 -050048#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080049
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051
52/*
53 * Config the L3 Cache as L3 SRAM
54 */
55#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
56#ifdef CONFIG_PHYS_64BIT
57#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
58 CONFIG_RAMBOOT_TEXT_BASE)
59#else
60#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
61#endif
62#define CONFIG_SYS_L3_SIZE (1024 << 10)
63#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
64
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080065#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_SYS_DCSRBAR 0xf0000000
67#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
68#endif
69
70/* EEPROM */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080071#define CONFIG_SYS_I2C_EEPROM_NXID
72#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080073
74/*
75 * DDR Setup
76 */
77#define CONFIG_VERY_BIG_RAM
78#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
80
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080081#define SPD_EEPROM_ADDRESS 0x52
82#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
83
84/*
85 * Local Bus Definitions
86 */
87
88/* Set the local bus clock 1/8 of platform clock */
89#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
90
York Sunca1b0b82012-10-26 16:40:15 +000091/*
92 * This board doesn't have a promjet connector.
93 * However, it uses commone corenet board LAW and TLB.
94 * It is necessary to use the same start address with proper offset.
95 */
96#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080097#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +000098#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080099#else
100#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
101#endif
102
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000103#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sunca1b0b82012-10-26 16:40:15 +0000104 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
105 BR_PS_16 | BR_V)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000106#define CONFIG_SYS_FLASH_OR_PRELIM \
107 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
108 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800109
110#define CONFIG_FSL_CPLD
111#define CPLD_BASE 0xffdf0000 /* CPLD registers */
112#ifdef CONFIG_PHYS_64BIT
113#define CPLD_BASE_PHYS 0xfffdf0000ull
114#else
115#define CPLD_BASE_PHYS CPLD_BASE
116#endif
117
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800118#define PIXIS_LBMAP_SWITCH 7
119#define PIXIS_LBMAP_MASK 0xf0
120#define PIXIS_LBMAP_SHIFT 4
121#define PIXIS_LBMAP_ALTBANK 0x40
122
123#define CONFIG_SYS_FLASH_QUIET_TEST
124#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
125
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800126#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
127#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
128#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
129
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000130/* Nand Flash */
131#ifdef CONFIG_NAND_FSL_ELBC
132#define CONFIG_SYS_NAND_BASE 0xffa00000
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
135#else
136#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
137#endif
138
139#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
140#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000141
142/* NAND flash config */
143#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
144 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
145 | BR_PS_8 /* Port Size = 8 bit */ \
146 | BR_MS_FCM /* MSEL = FCM */ \
147 | BR_V) /* valid */
148#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
149 | OR_FCM_PGS /* Large Page*/ \
150 | OR_FCM_CSCT \
151 | OR_FCM_CST \
152 | OR_FCM_CHT \
153 | OR_FCM_SCY_1 \
154 | OR_FCM_TRLX \
155 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000156#endif /* CONFIG_NAND_FSL_ELBC */
157
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800158#define CONFIG_SYS_FLASH_EMPTY_INFO
York Sunca1b0b82012-10-26 16:40:15 +0000159#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800160
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800161#define CONFIG_HWCONFIG
162
163/* define to use L1 as initial stack */
164#define CONFIG_L1_INIT_RAM
165#define CONFIG_SYS_INIT_RAM_LOCK
166#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
167#ifdef CONFIG_PHYS_64BIT
168#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
169#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
170/* The assembler doesn't like typecast */
171#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
172 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
173 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
174#else
175#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
176#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
177#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
178#endif
179#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
180
Tom Rini4c97c8c2022-05-24 14:14:02 -0400181#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800182
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530183#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800184
185/* Serial Port - controlled on board with jumper J8
186 * open - index 2
187 * shorted - index 1
188 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800189#define CONFIG_SYS_NS16550_SERIAL
190#define CONFIG_SYS_NS16550_REG_SIZE 1
191#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
192
193#define CONFIG_SYS_BAUDRATE_TABLE \
194 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
195
196#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
197#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
198#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
199#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
200
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800201/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800202
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800203
204/*
205 * RapidIO
206 */
207#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
208#ifdef CONFIG_PHYS_64BIT
209#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
210#else
211#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
212#endif
213#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
214
215#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
216#ifdef CONFIG_PHYS_64BIT
217#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
218#else
219#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
220#endif
221#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
222
223/*
Liu Gangff65f122012-08-09 05:09:59 +0000224 * for slave u-boot IMAGE instored in master memory space,
225 * PHYS must be aligned based on the SIZE
226 */
Liu Gange4911812014-05-15 14:30:34 +0800227#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
228#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
229#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
230#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000231/*
232 * for slave UCODE and ENV instored in master memory space,
233 * PHYS must be aligned based on the SIZE
234 */
Liu Gange4911812014-05-15 14:30:34 +0800235#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000236#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
237#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000238
239/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000240#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
241#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000242
243/*
Liu Gang461632b2012-08-09 05:10:03 +0000244 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000245 */
Liu Gang461632b2012-08-09 05:10:03 +0000246#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
247#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
248#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
249 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000250#endif
251
252/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800253 * eSPI - Enhanced SPI
254 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800255
256/*
257 * General PCI
258 * Memory space is mapped 1-1, but I/O space must start from 0.
259 */
260
261/* controller 1, direct to uli, tgtid 3, Base address 20000 */
262#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800263#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800264#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800265#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800266
267/* controller 2, Slot 2, tgtid 2, Base address 201000 */
268#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800269#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800270#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800271#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800272
273/* controller 3, Slot 1, tgtid 1, Base address 202000 */
274#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800275#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800276#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800277#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800278
279/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800280#define CONFIG_SYS_BMAN_NUM_PORTALS 10
281#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
282#ifdef CONFIG_PHYS_64BIT
283#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
284#else
285#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
286#endif
287#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500288#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
289#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
290#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
291#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
292#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
293 CONFIG_SYS_BMAN_CENA_SIZE)
294#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
295#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800296#define CONFIG_SYS_QMAN_NUM_PORTALS 10
297#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
298#ifdef CONFIG_PHYS_64BIT
299#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
300#else
301#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
302#endif
303#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500304#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
305#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
306#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
307#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
308#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
309 CONFIG_SYS_QMAN_CENA_SIZE)
310#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
311#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800312
313#define CONFIG_SYS_DPAA_FMAN
314#define CONFIG_SYS_DPAA_PME
Timur Tabif2717b42011-11-22 09:21:25 -0600315#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800316
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800317#ifdef CONFIG_FMAN_ENET
318#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
319#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
320#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
321#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
322#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
323
324#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
325#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
326#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
327#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
328
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800329#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
330
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800331#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800332#endif
333
334/*
335 * Environment
336 */
337#define CONFIG_LOADS_ECHO /* echo on for serial download */
338#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
339
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800340#ifdef CONFIG_MMC
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800341#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
342#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800343#endif
344
345/*
346 * Miscellaneous configurable options
347 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800348
349/*
350 * For booting Linux, the board info and command line data
351 * have to be in the first 64 MB of memory, since this is
352 * the maximum mapped by the Linux kernel during initialization.
353 */
354#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800355
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800356/*
357 * Environment Configuration
358 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000359#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800360#define CONFIG_UBOOTPATH u-boot.bin
361
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800362#define __USB_PHY_TYPE utmi
363
364#define CONFIG_EXTRA_ENV_SETTINGS \
365 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
366 "bank_intlv=cs0_cs1\0" \
367 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200368 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
369 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800370 "tftpflash=tftpboot $loadaddr $uboot && " \
371 "protect off $ubootaddr +$filesize && " \
372 "erase $ubootaddr +$filesize && " \
373 "cp.b $loadaddr $ubootaddr $filesize && " \
374 "protect on $ubootaddr +$filesize && " \
375 "cmp.b $loadaddr $ubootaddr $filesize\0" \
376 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200377 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800378 "usb_dr_mode=host\0" \
379 "ramdiskaddr=2000000\0" \
380 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500381 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800382 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500383 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800384
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800385#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800386
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800387#endif /* __CONFIG_H */