blob: 9e01ae4475df60dd78036381062ee0f48497caa3 [file] [log] [blame]
Dave Liu8bd522c2008-01-11 18:48:24 +08001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu8bd522c2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Dave Liu8bd522c2008-01-11 18:48:24 +08007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Scott Woodf1c574d2010-11-24 13:28:40 +000012#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
13#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
14#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
15#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
16#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
17
Scott Woodf1c574d2010-11-24 13:28:40 +000018#ifndef CONFIG_SYS_MONITOR_BASE
19#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
20#endif
21
Dave Liu8bd522c2008-01-11 18:48:24 +080022/*
23 * High Level Configuration Options
24 */
25#define CONFIG_E300 1 /* E300 family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050026#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu8bd522c2008-01-11 18:48:24 +080027#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
28#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
29
30/*
31 * System Clock Setup
32 */
33#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
34#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
35
36/*
37 * Hardware Reset Configuration Word
38 * if CLKIN is 66.66MHz, then
39 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
40 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_HRCW_LOW (\
Dave Liu8bd522c2008-01-11 18:48:24 +080042 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
43 HRCWL_DDR_TO_SCB_CLK_2X1 |\
44 HRCWL_SVCOD_DIV_2 |\
45 HRCWL_CSB_TO_CLKIN_2X1 |\
46 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsov2e950042009-11-24 20:12:12 +030047#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu8bd522c2008-01-11 18:48:24 +080048 HRCWH_PCI_HOST |\
49 HRCWH_PCI1_ARBITER_ENABLE |\
50 HRCWH_CORE_ENABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080051 HRCWH_BOOTSEQ_DISABLE |\
52 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080053 HRCWH_TSEC1M_IN_RGMII |\
54 HRCWH_TSEC2M_IN_RGMII |\
55 HRCWH_BIG_ENDIAN |\
56 HRCWH_LALE_NORMAL)
57
Anton Vorontsov2e950042009-11-24 20:12:12 +030058#ifdef CONFIG_NAND_SPL
59#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
60 HRCWH_FROM_0XFFF00100 |\
61 HRCWH_ROM_LOC_NAND_SP_8BIT |\
62 HRCWH_RL_EXT_NAND)
63#else
64#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
65 HRCWH_FROM_0X00000100 |\
66 HRCWH_ROM_LOC_LOCAL_16BIT |\
67 HRCWH_RL_EXT_LEGACY)
68#endif
69
Dave Liu8bd522c2008-01-11 18:48:24 +080070/*
71 * System IO Config
72 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_SICRH 0x00000000
74#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu8bd522c2008-01-11 18:48:24 +080075
Anton Vorontsovb8b71ff2009-06-10 00:25:36 +040076#define CONFIG_HWCONFIG
Dave Liu8bd522c2008-01-11 18:48:24 +080077
78/*
79 * IMMR new address
80 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu8bd522c2008-01-11 18:48:24 +080082
83/*
84 * Arbiter Setup
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger6f681b72011-10-11 23:57:11 -050087#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
88#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu8bd522c2008-01-11 18:48:24 +080089
90/*
91 * DDR Setup
92 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
94#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
95#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
96#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger6f681b72011-10-11 23:57:11 -050097#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu8bd522c2008-01-11 18:48:24 +080098 | DDRCDR_PZ_LOZ \
99 | DDRCDR_NZ_LOZ \
100 | DDRCDR_ODT \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500101 | DDRCDR_Q_DRN)
Dave Liu8bd522c2008-01-11 18:48:24 +0800102 /* 0x7b880001 */
103/*
104 * Manually set up DDR parameters
105 * consist of two chips HY5PS12621BFP-C4 from HYNIX
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SIZE 128 /* MB */
108#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger6f681b72011-10-11 23:57:11 -0500109#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500110 | CSCONFIG_ODT_RD_NEVER \
111 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500112 | CSCONFIG_ROW_BIT_13 \
113 | CSCONFIG_COL_BIT_10)
Dave Liu8bd522c2008-01-11 18:48:24 +0800114 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500116#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
117 | (0 << TIMING_CFG0_WRT_SHIFT) \
118 | (0 << TIMING_CFG0_RRT_SHIFT) \
119 | (0 << TIMING_CFG0_WWT_SHIFT) \
120 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
121 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
122 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
123 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800124 /* 0x00220802 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500125#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
126 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
127 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
128 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
129 | (6 << TIMING_CFG1_REFREC_SHIFT) \
130 | (2 << TIMING_CFG1_WRREC_SHIFT) \
131 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
132 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800133 /* 0x27256222 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500134#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
135 | (4 << TIMING_CFG2_CPO_SHIFT) \
136 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
137 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
138 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
139 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
140 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800141 /* 0x121048c5 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500142#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
143 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800144 /* 0x03600100 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500145#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu8bd522c2008-01-11 18:48:24 +0800146 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500147 | SDRAM_CFG_DBW_32)
Dave Liu8bd522c2008-01-11 18:48:24 +0800148 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500150#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
151 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800152 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500153#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800154
155/*
156 * Memory test
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
159#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
160#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu8bd522c2008-01-11 18:48:24 +0800161
162/*
163 * The reserved memory
164 */
Kevin Hao16c8c172016-07-08 11:25:14 +0800165#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500166#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu8bd522c2008-01-11 18:48:24 +0800167
168/*
169 * Initial RAM Base Address Setup
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_INIT_RAM_LOCK 1
172#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200173#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500174#define CONFIG_SYS_GBL_DATA_OFFSET \
175 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu8bd522c2008-01-11 18:48:24 +0800176
177/*
178 * Local Bus Configuration & Clock Setup
179 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500180#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
181#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Bruce0914f482010-06-17 11:37:18 -0500183#define CONFIG_FSL_ELBC 1
Dave Liu8bd522c2008-01-11 18:48:24 +0800184
185/*
186 * FLASH on the Local Bus
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200189#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu8bd522c2008-01-11 18:48:24 +0800191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500193#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
194#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu8bd522c2008-01-11 18:48:24 +0800195
Joe Hershberger6f681b72011-10-11 23:57:11 -0500196 /* Window base at flash base */
197#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500198#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800199
Anton Vorontsov2e950042009-11-24 20:12:12 +0300200#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500201 | BR_PS_16 /* 16 bit port */ \
202 | BR_MS_GPCM /* MSEL = GPCM */ \
203 | BR_V) /* valid */
204#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
205 | OR_UPM_XAM \
206 | OR_GPCM_CSNT \
207 | OR_GPCM_ACS_DIV2 \
208 | OR_GPCM_XACS \
209 | OR_GPCM_SCY_15 \
210 | OR_GPCM_TRLX_SET \
211 | OR_GPCM_EHTR_SET \
212 | OR_GPCM_EAD)
Dave Liu8bd522c2008-01-11 18:48:24 +0800213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500215/* 127 64KB sectors and 8 8KB top sectors per device */
216#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu8bd522c2008-01-11 18:48:24 +0800217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#undef CONFIG_SYS_FLASH_CHECKSUM
219#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
220#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu8bd522c2008-01-11 18:48:24 +0800221
222/*
223 * NAND Flash on the Local Bus
224 */
Anton Vorontsov2e950042009-11-24 20:12:12 +0300225
226#ifdef CONFIG_NAND_SPL
227#define CONFIG_SYS_NAND_BASE 0xFFF00000
228#else
229#define CONFIG_SYS_NAND_BASE 0xE0600000
230#endif
231
Scott Woode8d3ca82010-08-30 18:04:52 -0500232#define CONFIG_MTD_DEVICE
233#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu1ac57442008-11-04 14:55:06 +0800236#define CONFIG_NAND_FSL_ELBC 1
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500237#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
238#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800239
Anton Vorontsov2e950042009-11-24 20:12:12 +0300240#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
241#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
242#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
243#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
244#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
245
246#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500247 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500248 | BR_PS_8 /* 8 bit port */ \
Dave Liu8bd522c2008-01-11 18:48:24 +0800249 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500250 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500251#define CONFIG_SYS_NAND_OR_PRELIM \
252 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Dave Liu8bd522c2008-01-11 18:48:24 +0800253 | OR_FCM_CSCT \
254 | OR_FCM_CST \
255 | OR_FCM_CHT \
256 | OR_FCM_SCY_1 \
257 | OR_FCM_TRLX \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500258 | OR_FCM_EHTR)
Dave Liu8bd522c2008-01-11 18:48:24 +0800259 /* 0xFFFF8396 */
260
Anton Vorontsov2e950042009-11-24 20:12:12 +0300261#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
262#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
263#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
264#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Anton Vorontsov2e950042009-11-24 20:12:12 +0300265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500267#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800268
Anton Vorontsov2e950042009-11-24 20:12:12 +0300269#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
270#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
271
272#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
273 !defined(CONFIG_NAND_SPL)
274#define CONFIG_SYS_RAMBOOT
275#else
276#undef CONFIG_SYS_RAMBOOT
277#endif
278
Dave Liu8bd522c2008-01-11 18:48:24 +0800279/*
280 * Serial Port
281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_NS16550_SERIAL
283#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsov2e950042009-11-24 20:12:12 +0300284#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu8bd522c2008-01-11 18:48:24 +0800285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500287 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu8bd522c2008-01-11 18:48:24 +0800288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
290#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu8bd522c2008-01-11 18:48:24 +0800291
Dave Liu8bd522c2008-01-11 18:48:24 +0800292/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200293#define CONFIG_SYS_I2C
294#define CONFIG_SYS_I2C_FSL
295#define CONFIG_SYS_FSL_I2C_SPEED 400000
296#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
297#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
298#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu8bd522c2008-01-11 18:48:24 +0800299
300/*
301 * Board info - revision and where boot from
302 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu8bd522c2008-01-11 18:48:24 +0800304
305/*
306 * Config on-board RTC
307 */
308#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800310
311/*
312 * General PCI
313 * Addresses are mapped 1-1.
314 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500315#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
316#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
317#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
319#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
320#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
321#define CONFIG_SYS_PCI_IO_BASE 0x00000000
322#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
323#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu8bd522c2008-01-11 18:48:24 +0800324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
326#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
327#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800328
Anton Vorontsov8f11e342009-01-08 04:26:17 +0300329#define CONFIG_SYS_PCIE1_BASE 0xA0000000
330#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
331#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
332#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
333#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
334#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
335#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
336#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
337#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
338
339#define CONFIG_SYS_PCIE2_BASE 0xC0000000
340#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
341#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
342#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
343#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
344#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
345#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
346#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
347#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
348
Gabor Juhos842033e2013-05-30 07:06:12 +0000349#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsbe9b56d2009-07-23 14:09:38 -0500350#define CONFIG_PCIE
Dave Liu8bd522c2008-01-11 18:48:24 +0800351
Dave Liu8bd522c2008-01-11 18:48:24 +0800352#define CONFIG_EEPRO100
353#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu8bd522c2008-01-11 18:48:24 +0800355
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400356#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530357#define CONFIG_SYS_SCCR_USBDRCM 3
358
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530359#define CONFIG_USB_EHCI_FSL
Joe Hershberger6f681b72011-10-11 23:57:11 -0500360#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530361#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400362
Dave Liu8bd522c2008-01-11 18:48:24 +0800363/*
364 * TSEC
365 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500367#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500369#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu8bd522c2008-01-11 18:48:24 +0800370
371/*
372 * TSEC ethernet configuration
373 */
374#define CONFIG_MII 1 /* MII PHY management */
375#define CONFIG_TSEC1 1
376#define CONFIG_TSEC1_NAME "eTSEC0"
377#define CONFIG_TSEC2 1
378#define CONFIG_TSEC2_NAME "eTSEC1"
379#define TSEC1_PHY_ADDR 0
380#define TSEC2_PHY_ADDR 1
381#define TSEC1_PHYIDX 0
382#define TSEC2_PHYIDX 0
383#define TSEC1_FLAGS TSEC_GIGABIT
384#define TSEC2_FLAGS TSEC_GIGABIT
385
386/* Options are: eTSEC[0-1] */
387#define CONFIG_ETHPRIME "eTSEC1"
388
389/*
Kim Phillips730e7922008-03-28 14:31:23 -0500390 * SATA
391 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500393#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500395#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
396#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500397#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500399#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
400#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500401
402#ifdef CONFIG_FSL_SATA
403#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500404#endif
405
406/*
Dave Liu8bd522c2008-01-11 18:48:24 +0800407 * Environment
408 */
Masahiro Yamadad0fb0fc2014-06-04 10:26:51 +0900409#if !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger6f681b72011-10-11 23:57:11 -0500410 #define CONFIG_ENV_ADDR \
411 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200412 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
413 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800414#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200416 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800417#endif
418
419#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu8bd522c2008-01-11 18:48:24 +0800421
422/*
423 * BOOTP options
424 */
425#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liu8bd522c2008-01-11 18:48:24 +0800426
427/*
428 * Command line configuration.
429 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800430
Dave Liu8bd522c2008-01-11 18:48:24 +0800431#undef CONFIG_WATCHDOG /* watchdog disabled */
432
433/*
434 * Miscellaneous configurable options
435 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu8bd522c2008-01-11 18:48:24 +0800437
Dave Liu8bd522c2008-01-11 18:48:24 +0800438/*
439 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700440 * have to be in the first 256 MB of memory, since this is
Dave Liu8bd522c2008-01-11 18:48:24 +0800441 * the maximum mapped by the Linux kernel during initialization.
442 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500443#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800444#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu8bd522c2008-01-11 18:48:24 +0800445
446/*
447 * Core HID Setup
448 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500449#define CONFIG_SYS_HID0_INIT 0x000000000
450#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
451 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu8bd522c2008-01-11 18:48:24 +0800452 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu8bd522c2008-01-11 18:48:24 +0800454
455/*
456 * MMU Setup
457 */
Becky Bruce31d82672008-05-08 19:02:12 -0500458#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu8bd522c2008-01-11 18:48:24 +0800459
460/* DDR: cache cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500461#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500462 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500463 | BATL_MEMCOHERENCE)
464#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
465 | BATU_BL_128M \
466 | BATU_VS \
467 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
469#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu8bd522c2008-01-11 18:48:24 +0800470
471/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500472#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500473 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500474 | BATL_CACHEINHIBIT \
475 | BATL_GUARDEDSTORAGE)
476#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
477 | BATU_BL_8M \
478 | BATU_VS \
479 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200480#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
481#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu8bd522c2008-01-11 18:48:24 +0800482
483/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500484#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500485 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500486 | BATL_MEMCOHERENCE)
487#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
488 | BATU_BL_32M \
489 | BATU_VS \
490 | BATU_VP)
491#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500492 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500493 | BATL_CACHEINHIBIT \
494 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu8bd522c2008-01-11 18:48:24 +0800496
497/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500498#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger6f681b72011-10-11 23:57:11 -0500499#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
500 | BATU_BL_128K \
501 | BATU_VS \
502 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
504#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu8bd522c2008-01-11 18:48:24 +0800505
506/* PCI MEM space: cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500507#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500508 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500509 | BATL_MEMCOHERENCE)
510#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
511 | BATU_BL_256M \
512 | BATU_VS \
513 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
515#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu8bd522c2008-01-11 18:48:24 +0800516
517/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500518#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500519 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500520 | BATL_CACHEINHIBIT \
521 | BATL_GUARDEDSTORAGE)
522#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
523 | BATU_BL_256M \
524 | BATU_VS \
525 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
527#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu8bd522c2008-01-11 18:48:24 +0800528
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_IBAT6L 0
530#define CONFIG_SYS_IBAT6U 0
531#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
532#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu8bd522c2008-01-11 18:48:24 +0800533
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200534#define CONFIG_SYS_IBAT7L 0
535#define CONFIG_SYS_IBAT7U 0
536#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
537#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu8bd522c2008-01-11 18:48:24 +0800538
Dave Liu8bd522c2008-01-11 18:48:24 +0800539#if defined(CONFIG_CMD_KGDB)
540#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu8bd522c2008-01-11 18:48:24 +0800541#endif
542
543/*
544 * Environment Configuration
545 */
546
547#define CONFIG_ENV_OVERWRITE
548
549#if defined(CONFIG_TSEC_ENET)
550#define CONFIG_HAS_ETH0
Dave Liu8bd522c2008-01-11 18:48:24 +0800551#define CONFIG_HAS_ETH1
Dave Liu8bd522c2008-01-11 18:48:24 +0800552#endif
553
Kim Phillips79f516b2009-08-21 16:34:38 -0500554#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu8bd522c2008-01-11 18:48:24 +0800555
Dave Liu8bd522c2008-01-11 18:48:24 +0800556#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500557 "netdev=eth0\0" \
558 "consoledev=ttyS0\0" \
559 "ramdiskaddr=1000000\0" \
560 "ramdiskfile=ramfs.83xx\0" \
561 "fdtaddr=780000\0" \
562 "fdtfile=mpc8315erdb.dtb\0" \
563 "usb_phy_type=utmi\0" \
564 ""
Dave Liu8bd522c2008-01-11 18:48:24 +0800565
566#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500567 "setenv bootargs root=/dev/nfs rw " \
568 "nfsroot=$serverip:$rootpath " \
569 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
570 "$netdev:off " \
571 "console=$consoledev,$baudrate $othbootargs;" \
572 "tftp $loadaddr $bootfile;" \
573 "tftp $fdtaddr $fdtfile;" \
574 "bootm $loadaddr - $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800575
576#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500577 "setenv bootargs root=/dev/ram rw " \
578 "console=$consoledev,$baudrate $othbootargs;" \
579 "tftp $ramdiskaddr $ramdiskfile;" \
580 "tftp $loadaddr $bootfile;" \
581 "tftp $fdtaddr $fdtfile;" \
582 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800583
Dave Liu8bd522c2008-01-11 18:48:24 +0800584#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
585
586#endif /* __CONFIG_H */