blob: 28091a4226f5a970aa7d0f2b0ab696480ba445f2 [file] [log] [blame]
Stelian Pop6afcabf2008-02-07 16:37:54 +00001/*
2 * (C) Copyright 2007-2008
Stelian Pop567fb852008-05-08 22:52:09 +02003 * Stelian Pop <stelian.pop@leadtechdesign.com>
Stelian Pop6afcabf2008-02-07 16:37:54 +00004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * (C) Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#include <common.h>
Stelian Pop983c1db2008-03-26 20:52:32 +010028#include <asm/arch/at91cap9.h>
29#include <asm/arch/gpio.h>
30#include <asm/arch/at91_pio.h>
Stelian Pop6afcabf2008-02-07 16:37:54 +000031
Stelian Pop6afcabf2008-02-07 16:37:54 +000032#include <nand.h>
33
34/*
35 * hardware specific access to control-lines
36 */
37#define MASK_ALE (1 << 21) /* our ALE is AD21 */
38#define MASK_CLE (1 << 22) /* our CLE is AD22 */
39
40static void at91cap9adk_nand_hwcontrol(struct mtd_info *mtd, int cmd)
41{
42 struct nand_chip *this = mtd->priv;
43 ulong IO_ADDR_W = (ulong) this->IO_ADDR_W;
44
45 IO_ADDR_W &= ~(MASK_ALE|MASK_CLE);
46 switch (cmd) {
47 case NAND_CTL_SETCLE:
48 IO_ADDR_W |= MASK_CLE;
49 break;
50 case NAND_CTL_SETALE:
51 IO_ADDR_W |= MASK_ALE;
52 break;
53 case NAND_CTL_CLRNCE:
Stelian Pop983c1db2008-03-26 20:52:32 +010054 at91_set_gpio_value(AT91_PIN_PD15, 1);
Stelian Pop6afcabf2008-02-07 16:37:54 +000055 break;
56 case NAND_CTL_SETNCE:
Stelian Pop983c1db2008-03-26 20:52:32 +010057 at91_set_gpio_value(AT91_PIN_PD15, 0);
Stelian Pop6afcabf2008-02-07 16:37:54 +000058 break;
59 }
60 this->IO_ADDR_W = (void *) IO_ADDR_W;
61}
62
63int board_nand_init(struct nand_chip *nand)
64{
65 nand->eccmode = NAND_ECC_SOFT;
66 nand->hwcontrol = at91cap9adk_nand_hwcontrol;
67 nand->chip_delay = 20;
68
69 return 0;
70}