blob: b3ce0de549e058c17ab7659dd68a298ee6203df1 [file] [log] [blame]
Michal Simek44303df2015-10-30 15:39:18 +01001/*
2 * clock specification for Xilinx ZynqMP ep108 development board
3 *
4 * (C) Copyright 2015, Xilinx, Inc.
5 *
6 * Michal Simek <michal.simek@xilinx.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11&amba {
12 misc_clk: misc_clk {
13 compatible = "fixed-clock";
14 #clock-cells = <0>;
15 clock-frequency = <25000000>;
Michal Simeka9022b02016-07-29 13:03:29 +020016 u-boot,dm-pre-reloc;
Michal Simek44303df2015-10-30 15:39:18 +010017 };
18
19 i2c_clk: i2c_clk {
20 compatible = "fixed-clock";
21 #clock-cells = <0x0>;
22 clock-frequency = <111111111>;
23 };
24
25 sata_clk: sata_clk {
26 compatible = "fixed-clock";
27 #clock-cells = <0>;
28 clock-frequency = <75000000>;
29 };
30
31 dp_aclk: clock0 {
32 compatible = "fixed-clock";
33 #clock-cells = <0>;
34 clock-frequency = <50000000>;
35 clock-accuracy = <100>;
36 };
37
38 dp_aud_clk: clock1 {
39 compatible = "fixed-clock";
40 #clock-cells = <0>;
41 clock-frequency = <22579200>;
42 clock-accuracy = <100>;
43 };
44};
45
46&can0 {
47 clocks = <&misc_clk &misc_clk>;
48};
49
50&gem0 {
51 clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
52};
53
54&gpio {
55 clocks = <&misc_clk>;
56};
57
58&i2c0 {
59 clocks = <&i2c_clk>;
60};
61
62&i2c1 {
63 clocks = <&i2c_clk>;
64};
65
Punnaiah Choudary Kalluri45212022015-11-05 22:21:14 +053066&nand0 {
67 clocks = <&misc_clk &misc_clk>;
68};
69
Michal Simek44303df2015-10-30 15:39:18 +010070&qspi {
71 clocks = <&misc_clk &misc_clk>;
72};
73
74&sata {
75 clocks = <&sata_clk>;
76};
77
78&sdhci0 {
79 clocks = <&misc_clk>, <&misc_clk>;
80};
81
82&sdhci1 {
83 clocks = <&misc_clk>, <&misc_clk>;
84};
85
86&spi0 {
87 clocks = <&misc_clk &misc_clk>;
88};
89
90&spi1 {
91 clocks = <&misc_clk &misc_clk>;
92};
93
94&uart0 {
95 clocks = <&misc_clk &misc_clk>;
96};
97
98&usb0 {
99 clocks = <&misc_clk>, <&misc_clk>;
100};
101
102&usb1 {
103 clocks = <&misc_clk>, <&misc_clk>;
104};
105
106&watchdog0 {
107 clocks= <&misc_clk>;
108};
109
110&xilinx_drm {
111 clocks = <&misc_clk>;
112};
113
114&xlnx_dp {
115 clocks = <&dp_aclk>, <&dp_aud_clk>;
116};
117
118&xlnx_dp_snd_codec0 {
119 clocks = <&dp_aud_clk>;
120};
121
122&xlnx_dpdma {
123 clocks = <&misc_clk>;
124};