blob: 7ee46abffdb64d904025afee200eb1c79169e795 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017
Tom Rinicdc5ed82022-11-16 13:10:29 -050018#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080019
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu48c6f322014-11-24 17:11:56 +080021#define RESET_VECTOR_OFFSET 0x27FFC
22#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023
Miquel Raynal88718be2019-10-03 19:50:03 +020024#ifdef CONFIG_MTD_RAW_NAND
Tom Rini4e590942022-11-12 17:36:51 -050025#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
26#define CFG_SYS_NAND_U_BOOT_DST 0x30000000
27#define CFG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080028#endif
29
30#ifdef CONFIG_SPIFLASH
Tom Rini3db78c82022-12-04 10:13:40 -050031#define CFG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050032#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
33#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
34#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
35#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080036#endif
37
38#ifdef CONFIG_SDCARD
Tom Rini3db78c82022-12-04 10:13:40 -050039#define CFG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050040#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
41#define CFG_SYS_MMC_U_BOOT_DST (0x30000000)
42#define CFG_SYS_MMC_U_BOOT_START (0x30000000)
43#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#endif
45
46#endif /* CONFIG_RAMBOOT_PBL */
47
Tom Rini3db78c82022-12-04 10:13:40 -050048#ifndef CFG_RESET_VECTOR_ADDRESS
49#define CFG_RESET_VECTOR_ADDRESS 0xeffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +080050#endif
51
Shengzhou Liu48c6f322014-11-24 17:11:56 +080052/*
53 * for slave u-boot IMAGE instored in master memory space,
54 * PHYS must be aligned based on the SIZE
55 */
Tom Rinia322afc2022-11-16 13:10:40 -050056#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
57#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080058#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -050059#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
60#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +080061#else
Tom Rinia322afc2022-11-16 13:10:40 -050062#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
63#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080064#endif
65/*
66 * for slave UCODE and ENV instored in master memory space,
67 * PHYS must be aligned based on the SIZE
68 */
69#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -050070#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
71#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +080072#else
Tom Rinia322afc2022-11-16 13:10:40 -050073#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
74#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080075#endif
Tom Rinia322afc2022-11-16 13:10:40 -050076#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080077/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -050078#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
79#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080080
81/* PCIe Boot - Slave */
82#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -050083#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
84#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
85 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080086/* Set 1M boot space for PCIe boot */
Tom Rinia322afc2022-11-16 13:10:40 -050087#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
88#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
89 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Tom Rini3db78c82022-12-04 10:13:40 -050090#define CFG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +080091#endif
92
Shengzhou Liu48c6f322014-11-24 17:11:56 +080093/*
94 * These can be toggled for performance analysis, otherwise use default.
95 */
Tom Rini65cc0e22022-11-16 13:10:41 -050096#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Shengzhou Liu48c6f322014-11-24 17:11:56 +080097
Shengzhou Liu48c6f322014-11-24 17:11:56 +080098/*
99 * Config the L3 Cache as L3 SRAM
100 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500101#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rinia09fea12019-11-18 20:02:10 -0500102#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800103
104#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500105#define CFG_SYS_DCSRBAR 0xf0000000
106#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800107#endif
108
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800109/*
110 * DDR Setup
111 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500112#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
113#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
York Sun960286b2016-12-28 08:43:34 -0800114#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800115#define SPD_EEPROM_ADDRESS 0x51
Tom Riniaa6e94d2022-11-16 13:10:37 -0500116#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800117#elif defined(CONFIG_TARGET_T1023RDB)
Tom Riniaa6e94d2022-11-16 13:10:37 -0500118#define CFG_SYS_SDRAM_SIZE 2048
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800119#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800120
121/*
122 * IFC Definitions
123 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500124#define CFG_SYS_FLASH_BASE 0xe8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800125#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500126#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800127#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500128#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800129#endif
130
Tom Rini65cc0e22022-11-16 13:10:41 -0500131#define CFG_SYS_NOR0_CSPR_EXT (0xf)
132#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800133 CSPR_PORT_SIZE_16 | \
134 CSPR_MSEL_NOR | \
135 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -0500136#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800137
138/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800139#if defined(CONFIG_TARGET_T1024RDB)
Tom Rini0ed384f2022-11-16 13:10:25 -0500140#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800141#elif defined(CONFIG_TARGET_T1023RDB)
Tom Rini0ed384f2022-11-16 13:10:25 -0500142#define CFG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800143 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
144#endif
Tom Rini0ed384f2022-11-16 13:10:25 -0500145#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800146 FTIM0_NOR_TEADC(0x5) | \
147 FTIM0_NOR_TEAHC(0x5))
Tom Rini0ed384f2022-11-16 13:10:25 -0500148#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800149 FTIM1_NOR_TRAD_NOR(0x1A) |\
150 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini0ed384f2022-11-16 13:10:25 -0500151#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800152 FTIM2_NOR_TCH(0x4) | \
153 FTIM2_NOR_TWPH(0x0E) | \
154 FTIM2_NOR_TWP(0x1c))
Tom Rini0ed384f2022-11-16 13:10:25 -0500155#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800156
Tom Rini65cc0e22022-11-16 13:10:41 -0500157#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS}
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800158
York Sun960286b2016-12-28 08:43:34 -0800159#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800160/* CPLD on IFC */
Tom Rini65cc0e22022-11-16 13:10:41 -0500161#define CFG_SYS_CPLD_BASE 0xffdf0000
162#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
163#define CFG_SYS_CSPR2_EXT (0xf)
164#define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE) \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800165 | CSPR_PORT_SIZE_8 \
166 | CSPR_MSEL_GPCM \
167 | CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500168#define CFG_SYS_AMASK2 IFC_AMASK(64*1024)
169#define CFG_SYS_CSOR2 0x0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800170
171/* CPLD Timing parameters for IFC CS2 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500172#define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800173 FTIM0_GPCM_TEADC(0x0e) | \
174 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini65cc0e22022-11-16 13:10:41 -0500175#define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800176 FTIM1_GPCM_TRAD(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500177#define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800178 FTIM2_GPCM_TCH(0x8) | \
179 FTIM2_GPCM_TWP(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500180#define CFG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800181#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800182
183/* NAND Flash on IFC */
Tom Rini4e590942022-11-12 17:36:51 -0500184#define CFG_SYS_NAND_BASE 0xff800000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800185#ifdef CONFIG_PHYS_64BIT
Tom Rini4e590942022-11-12 17:36:51 -0500186#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800187#else
Tom Rini4e590942022-11-12 17:36:51 -0500188#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800189#endif
Tom Rini4e590942022-11-12 17:36:51 -0500190#define CFG_SYS_NAND_CSPR_EXT (0xf)
191#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800192 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
193 | CSPR_MSEL_NAND /* MSEL = NAND */ \
194 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -0500195#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800196
York Sun960286b2016-12-28 08:43:34 -0800197#if defined(CONFIG_TARGET_T1024RDB)
Tom Rini4e590942022-11-12 17:36:51 -0500198#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800199 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
200 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
201 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
202 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
203 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
204 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun90824052016-12-28 08:43:33 -0800205#elif defined(CONFIG_TARGET_T1023RDB)
Tom Rini4e590942022-11-12 17:36:51 -0500206#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Jaiprakash Singh78429502015-05-22 15:21:07 +0530207 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
208 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800209 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
210 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
211 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
212 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800213#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800214
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800215/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500216#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800217 FTIM0_NAND_TWP(0x18) | \
218 FTIM0_NAND_TWCHT(0x07) | \
219 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -0500220#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800221 FTIM1_NAND_TWBE(0x39) | \
222 FTIM1_NAND_TRR(0x0e) | \
223 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -0500224#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800225 FTIM2_NAND_TREH(0x0a) | \
226 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500227#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800228
Tom Rini4e590942022-11-12 17:36:51 -0500229#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800230
Miquel Raynal88718be2019-10-03 19:50:03 +0200231#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini65cc0e22022-11-16 13:10:41 -0500232#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
233#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
234#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
235#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
236#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
237#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
238#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
239#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
240#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
241#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
242#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
243#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
244#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
245#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
246#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
247#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800248#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500249#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
250#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
251#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
252#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
253#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
254#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
255#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
256#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
257#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
258#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
259#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
260#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
261#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
262#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
263#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
264#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800265#endif
266
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800267/* define to use L1 as initial stack */
Tom Rini65cc0e22022-11-16 13:10:41 -0500268#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800269#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500270#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
271#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800272/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500273#define CFG_SYS_INIT_RAM_ADDR_PHYS \
274 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
275 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800276#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500277#define CFG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
278#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
279#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR_PHYS
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800280#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500281#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800282
Tom Rini65cc0e22022-11-16 13:10:41 -0500283#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800284
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800285/* Serial Port */
Tom Rini91092132022-11-16 13:10:28 -0500286#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800287
Tom Rini65cc0e22022-11-16 13:10:41 -0500288#define CFG_SYS_BAUDRATE_TABLE \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
290
Tom Rini65cc0e22022-11-16 13:10:41 -0500291#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
292#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
293#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
294#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800295
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800296/* I2C */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800297
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800298#define I2C_PCA6408_BUS_NUM 1
299#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800300
301/* I2C bus multiplexer */
302#define I2C_MUX_CH_DEFAULT 0x8
303
304/*
305 * RTC configuration
306 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500307#define CFG_SYS_I2C_RTC_ADDR 0x68
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800308
309/*
310 * eSPI - Enhanced SPI
311 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800312
313/*
314 * General PCIe
315 * Memory space is mapped 1-1, but I/O space must start from 0.
316 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800317
318#ifdef CONFIG_PCI
319/* controller 1, direct to uli, tgtid 3, Base address 20000 */
320#ifdef CONFIG_PCIE1
Tom Riniecc8d422022-11-16 13:10:33 -0500321#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
322#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
323#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
324#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800325#endif
326
327/* controller 2, Slot 2, tgtid 2, Base address 201000 */
328#ifdef CONFIG_PCIE2
Tom Riniecc8d422022-11-16 13:10:33 -0500329#define CFG_SYS_PCIE2_MEM_VIRT 0x90000000
330#define CFG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
331#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
332#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800333#endif
334
335/* controller 3, Slot 1, tgtid 1, Base address 202000 */
336#ifdef CONFIG_PCIE3
Tom Riniecc8d422022-11-16 13:10:33 -0500337#define CFG_SYS_PCIE3_MEM_VIRT 0xa0000000
338#define CFG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800339#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800340#endif /* CONFIG_PCI */
341
342/*
343 * USB
344 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800345
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800346/*
347 * SDHC
348 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800349#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400350#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800351#endif
352
353/* Qman/Bman */
354#ifndef CONFIG_NOBQFMAN
Tom Rini65cc0e22022-11-16 13:10:41 -0500355#define CFG_SYS_BMAN_NUM_PORTALS 10
356#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800357#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500358#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800359#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500360#define CFG_SYS_BMAN_MEM_PHYS CFG_SYS_BMAN_MEM_BASE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800361#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500362#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
363#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
364#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
365#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
366#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
367#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
368 CFG_SYS_BMAN_CENA_SIZE)
369#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
370#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
371#define CFG_SYS_QMAN_NUM_PORTALS 10
372#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800373#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500374#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800375#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500376#define CFG_SYS_QMAN_MEM_PHYS CFG_SYS_QMAN_MEM_BASE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800377#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500378#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
379#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
380#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
381#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
382 CFG_SYS_QMAN_CENA_SIZE)
383#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
384#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
385
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800386#endif /* CONFIG_NOBQFMAN */
387
388#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800389#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800390#define RGMII_PHY1_ADDR 0x2
391#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800392#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800393#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800394#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800395#define RGMII_PHY1_ADDR 0x1
396#define SGMII_RTK_PHY_ADDR 0x3
397#define SGMII_AQR_PHY_ADDR 0x2
398#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800399#endif
400
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800401/*
402 * Dynamic MTD Partition support with mtdparts
403 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800404
405/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800406 * Miscellaneous configurable options
407 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800408
409/*
410 * For booting Linux, the board info and command line data
411 * have to be in the first 64 MB of memory, since this is
412 * the maximum mapped by the Linux kernel during initialization.
413 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500414#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800415
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800416/*
417 * Environment Configuration
418 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800419#define __USB_PHY_TYPE utmi
420
York Sune5d5f5a2016-11-18 13:01:34 -0800421#ifdef CONFIG_ARCH_T1024
Tom Rini47267f82022-03-21 21:33:32 -0400422#define ARCH_EXTRA_ENV_SETTINGS \
423 "bank_intlv=cs0_cs1\0" \
424 "ramdiskfile=t1024rdb/ramdisk.uboot\0" \
425 "fdtfile=t1024rdb/t1024rdb.dtb\0"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800426#else
Tom Rini47267f82022-03-21 21:33:32 -0400427#define ARCH_EXTRA_ENV_SETTINGS \
428 "bank_intlv=null\0" \
429 "ramdiskfile=t1023rdb/ramdisk.uboot\0" \
430 "fdtfile=t1023rdb/t1023rdb.dtb\0"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800431#endif
432
Tom Rini0613c362022-12-04 10:03:50 -0500433#define CFG_EXTRA_ENV_SETTINGS \
Tom Rini47267f82022-03-21 21:33:32 -0400434 ARCH_EXTRA_ENV_SETTINGS \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800435 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800436 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Tom Rini54f80dd2022-12-02 16:42:27 -0500437 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600438 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800439 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
440 "netdev=eth0\0" \
441 "tftpflash=tftpboot $loadaddr $uboot && " \
442 "protect off $ubootaddr +$filesize && " \
443 "erase $ubootaddr +$filesize && " \
444 "cp.b $loadaddr $ubootaddr $filesize && " \
445 "protect on $ubootaddr +$filesize && " \
446 "cmp.b $loadaddr $ubootaddr $filesize\0" \
447 "consoledev=ttyS0\0" \
448 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500449 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800450 "bdev=sda3\0"
451
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800452#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530453
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800454#endif /* __T1024RDB_H */