blob: 70fefca2a9729f007c19019725f4fae99648dc45 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Lei Wenaf62a552011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wenaf62a552011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9#ifndef __SDHCI_HW_H
10#define __SDHCI_HW_H
11
Simon Glasscd93d622020-05-10 11:40:13 -060012#include <linux/bitops.h>
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +090013#include <linux/types.h>
Lei Wenaf62a552011-06-28 21:50:06 +000014#include <asm/io.h>
Lei Wen6cf1b172011-10-08 04:14:56 +000015#include <mmc.h>
Simon Glass03479602015-01-05 20:05:38 -070016#include <asm/gpio.h>
Lei Wen6cf1b172011-10-08 04:14:56 +000017
Lei Wenaf62a552011-06-28 21:50:06 +000018/*
19 * Controller registers
20 */
21
22#define SDHCI_DMA_ADDRESS 0x00
23
24#define SDHCI_BLOCK_SIZE 0x04
25#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
26
27#define SDHCI_BLOCK_COUNT 0x06
28
29#define SDHCI_ARGUMENT 0x08
30
31#define SDHCI_TRANSFER_MODE 0x0C
Jaehoon Chung91914582016-12-30 15:30:19 +090032#define SDHCI_TRNS_DMA BIT(0)
33#define SDHCI_TRNS_BLK_CNT_EN BIT(1)
34#define SDHCI_TRNS_ACMD12 BIT(2)
35#define SDHCI_TRNS_READ BIT(4)
36#define SDHCI_TRNS_MULTI BIT(5)
Lei Wenaf62a552011-06-28 21:50:06 +000037
38#define SDHCI_COMMAND 0x0E
39#define SDHCI_CMD_RESP_MASK 0x03
40#define SDHCI_CMD_CRC 0x08
41#define SDHCI_CMD_INDEX 0x10
42#define SDHCI_CMD_DATA 0x20
43#define SDHCI_CMD_ABORTCMD 0xC0
44
45#define SDHCI_CMD_RESP_NONE 0x00
46#define SDHCI_CMD_RESP_LONG 0x01
47#define SDHCI_CMD_RESP_SHORT 0x02
48#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
49
50#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
51#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
52
53#define SDHCI_RESPONSE 0x10
54
55#define SDHCI_BUFFER 0x20
56
57#define SDHCI_PRESENT_STATE 0x24
Jaehoon Chung91914582016-12-30 15:30:19 +090058#define SDHCI_CMD_INHIBIT BIT(0)
59#define SDHCI_DATA_INHIBIT BIT(1)
60#define SDHCI_DOING_WRITE BIT(8)
61#define SDHCI_DOING_READ BIT(9)
62#define SDHCI_SPACE_AVAILABLE BIT(10)
63#define SDHCI_DATA_AVAILABLE BIT(11)
64#define SDHCI_CARD_PRESENT BIT(16)
65#define SDHCI_CARD_STATE_STABLE BIT(17)
66#define SDHCI_CARD_DETECT_PIN_LEVEL BIT(18)
67#define SDHCI_WRITE_PROTECT BIT(19)
Stephen Carlson40e6f522021-08-17 12:46:41 -070068#define SDHCI_DATA_LVL_MASK 0x00F00000
69#define SDHCI_DATA_0_LVL_MASK BIT(20)
Lei Wenaf62a552011-06-28 21:50:06 +000070
71#define SDHCI_HOST_CONTROL 0x28
Jaehoon Chung91914582016-12-30 15:30:19 +090072#define SDHCI_CTRL_LED BIT(0)
73#define SDHCI_CTRL_4BITBUS BIT(1)
74#define SDHCI_CTRL_HISPD BIT(2)
Lei Wenaf62a552011-06-28 21:50:06 +000075#define SDHCI_CTRL_DMA_MASK 0x18
76#define SDHCI_CTRL_SDMA 0x00
77#define SDHCI_CTRL_ADMA1 0x08
78#define SDHCI_CTRL_ADMA32 0x10
79#define SDHCI_CTRL_ADMA64 0x18
Jaehoon Chung91914582016-12-30 15:30:19 +090080#define SDHCI_CTRL_8BITBUS BIT(5)
81#define SDHCI_CTRL_CD_TEST_INS BIT(6)
82#define SDHCI_CTRL_CD_TEST BIT(7)
Lei Wenaf62a552011-06-28 21:50:06 +000083
84#define SDHCI_POWER_CONTROL 0x29
85#define SDHCI_POWER_ON 0x01
86#define SDHCI_POWER_180 0x0A
87#define SDHCI_POWER_300 0x0C
88#define SDHCI_POWER_330 0x0E
89
90#define SDHCI_BLOCK_GAP_CONTROL 0x2A
91
92#define SDHCI_WAKE_UP_CONTROL 0x2B
Jaehoon Chung91914582016-12-30 15:30:19 +090093#define SDHCI_WAKE_ON_INT BIT(0)
94#define SDHCI_WAKE_ON_INSERT BIT(1)
95#define SDHCI_WAKE_ON_REMOVE BIT(2)
Lei Wenaf62a552011-06-28 21:50:06 +000096
97#define SDHCI_CLOCK_CONTROL 0x2C
98#define SDHCI_DIVIDER_SHIFT 8
99#define SDHCI_DIVIDER_HI_SHIFT 6
100#define SDHCI_DIV_MASK 0xFF
101#define SDHCI_DIV_MASK_LEN 8
102#define SDHCI_DIV_HI_MASK 0x300
Jaehoon Chung91914582016-12-30 15:30:19 +0900103#define SDHCI_PROG_CLOCK_MODE BIT(5)
104#define SDHCI_CLOCK_CARD_EN BIT(2)
105#define SDHCI_CLOCK_INT_STABLE BIT(1)
106#define SDHCI_CLOCK_INT_EN BIT(0)
Lei Wenaf62a552011-06-28 21:50:06 +0000107
108#define SDHCI_TIMEOUT_CONTROL 0x2E
109
110#define SDHCI_SOFTWARE_RESET 0x2F
111#define SDHCI_RESET_ALL 0x01
112#define SDHCI_RESET_CMD 0x02
113#define SDHCI_RESET_DATA 0x04
114
115#define SDHCI_INT_STATUS 0x30
116#define SDHCI_INT_ENABLE 0x34
117#define SDHCI_SIGNAL_ENABLE 0x38
Jaehoon Chung91914582016-12-30 15:30:19 +0900118#define SDHCI_INT_RESPONSE BIT(0)
119#define SDHCI_INT_DATA_END BIT(1)
120#define SDHCI_INT_DMA_END BIT(3)
121#define SDHCI_INT_SPACE_AVAIL BIT(4)
122#define SDHCI_INT_DATA_AVAIL BIT(5)
123#define SDHCI_INT_CARD_INSERT BIT(6)
124#define SDHCI_INT_CARD_REMOVE BIT(7)
125#define SDHCI_INT_CARD_INT BIT(8)
126#define SDHCI_INT_ERROR BIT(15)
127#define SDHCI_INT_TIMEOUT BIT(16)
128#define SDHCI_INT_CRC BIT(17)
129#define SDHCI_INT_END_BIT BIT(18)
130#define SDHCI_INT_INDEX BIT(19)
131#define SDHCI_INT_DATA_TIMEOUT BIT(20)
132#define SDHCI_INT_DATA_CRC BIT(21)
133#define SDHCI_INT_DATA_END_BIT BIT(22)
134#define SDHCI_INT_BUS_POWER BIT(23)
135#define SDHCI_INT_ACMD12ERR BIT(24)
136#define SDHCI_INT_ADMA_ERROR BIT(25)
Lei Wenaf62a552011-06-28 21:50:06 +0000137
138#define SDHCI_INT_NORMAL_MASK 0x00007FFF
139#define SDHCI_INT_ERROR_MASK 0xFFFF8000
140
141#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
142 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
143#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
144 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
145 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
146 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
147#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
148
149#define SDHCI_ACMD12_ERR 0x3C
150
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530151#define SDHCI_HOST_CONTROL2 0x3E
152#define SDHCI_CTRL_UHS_MASK 0x0007
153#define SDHCI_CTRL_UHS_SDR12 0x0000
154#define SDHCI_CTRL_UHS_SDR25 0x0001
155#define SDHCI_CTRL_UHS_SDR50 0x0002
156#define SDHCI_CTRL_UHS_SDR104 0x0003
157#define SDHCI_CTRL_UHS_DDR50 0x0004
158#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
159#define SDHCI_CTRL_VDD_180 0x0008
160#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
161#define SDHCI_CTRL_DRV_TYPE_B 0x0000
162#define SDHCI_CTRL_DRV_TYPE_A 0x0010
163#define SDHCI_CTRL_DRV_TYPE_C 0x0020
164#define SDHCI_CTRL_DRV_TYPE_D 0x0030
165#define SDHCI_CTRL_EXEC_TUNING 0x0040
166#define SDHCI_CTRL_TUNED_CLK 0x0080
167#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Lei Wenaf62a552011-06-28 21:50:06 +0000168
169#define SDHCI_CAPABILITIES 0x40
170#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
171#define SDHCI_TIMEOUT_CLK_SHIFT 0
172#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
173#define SDHCI_CLOCK_BASE_MASK 0x00003F00
174#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
175#define SDHCI_CLOCK_BASE_SHIFT 8
176#define SDHCI_MAX_BLOCK_MASK 0x00030000
177#define SDHCI_MAX_BLOCK_SHIFT 16
Jaehoon Chung91914582016-12-30 15:30:19 +0900178#define SDHCI_CAN_DO_8BIT BIT(18)
179#define SDHCI_CAN_DO_ADMA2 BIT(19)
180#define SDHCI_CAN_DO_ADMA1 BIT(20)
181#define SDHCI_CAN_DO_HISPD BIT(21)
182#define SDHCI_CAN_DO_SDMA BIT(22)
183#define SDHCI_CAN_VDD_330 BIT(24)
184#define SDHCI_CAN_VDD_300 BIT(25)
185#define SDHCI_CAN_VDD_180 BIT(26)
186#define SDHCI_CAN_64BIT BIT(28)
Lei Wenaf62a552011-06-28 21:50:06 +0000187
188#define SDHCI_CAPABILITIES_1 0x44
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530189#define SDHCI_SUPPORT_SDR50 0x00000001
190#define SDHCI_SUPPORT_SDR104 0x00000002
191#define SDHCI_SUPPORT_DDR50 0x00000004
Ashok Reddy Soma386f5d32023-01-10 04:31:23 -0700192#define SDHCI_SUPPORT_HS400 BIT(31)
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530193#define SDHCI_USE_SDR50_TUNING 0x00002000
194
Wenyou Yanga0d0d862016-08-10 10:51:05 +0800195#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
196#define SDHCI_CLOCK_MUL_SHIFT 16
Lei Wenaf62a552011-06-28 21:50:06 +0000197
198#define SDHCI_MAX_CURRENT 0x48
199
200/* 4C-4F reserved for more max current */
201
202#define SDHCI_SET_ACMD12_ERROR 0x50
203#define SDHCI_SET_INT_ERROR 0x52
204
205#define SDHCI_ADMA_ERROR 0x54
206
207/* 55-57 reserved */
208
209#define SDHCI_ADMA_ADDRESS 0x58
Faiz Abbas37cb6262019-04-16 23:06:58 +0530210#define SDHCI_ADMA_ADDRESS_HI 0x5c
Lei Wenaf62a552011-06-28 21:50:06 +0000211
212/* 60-FB reserved */
213
214#define SDHCI_SLOT_INT_STATUS 0xFC
215
216#define SDHCI_HOST_VERSION 0xFE
217#define SDHCI_VENDOR_VER_MASK 0xFF00
218#define SDHCI_VENDOR_VER_SHIFT 8
219#define SDHCI_SPEC_VER_MASK 0x00FF
220#define SDHCI_SPEC_VER_SHIFT 0
221#define SDHCI_SPEC_100 0
222#define SDHCI_SPEC_200 1
223#define SDHCI_SPEC_300 2
224
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900225#define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
226
Lei Wenaf62a552011-06-28 21:50:06 +0000227/*
228 * End of controller registers.
229 */
230
231#define SDHCI_MAX_DIV_SPEC_200 256
232#define SDHCI_MAX_DIV_SPEC_300 2046
233
234/*
235 * quirks
236 */
237#define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0)
Ajay Bhargav5af9a562011-11-13 23:43:12 +0000238#define SDHCI_QUIRK_REG32_RW (1 << 1)
Jaehoon Chung3a638322012-04-23 02:36:25 +0000239#define SDHCI_QUIRK_BROKEN_R1B (1 << 2)
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000240#define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3)
241#define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4)
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100242/*
243 * SDHCI_QUIRK_BROKEN_HISPD_MODE
244 * the hardware cannot operate correctly in high-speed mode,
245 * this quirk forces the sdhci host-controller to non high-speed mode
246 */
247#define SDHCI_QUIRK_BROKEN_HISPD_MODE BIT(5)
Tushar Behera13243f22012-09-20 20:31:57 +0000248#define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6)
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900249#define SDHCI_QUIRK_USE_WIDE8 (1 << 8)
Ashok Reddy Soma7a49a162020-10-23 04:58:57 -0600250#define SDHCI_QUIRK_NO_1_8_V (1 << 9)
Kunihiko Hayashi2b0dd412022-09-09 16:23:32 +0900251#define SDHCI_QUIRK_SUPPORT_SINGLE (1 << 10)
Ashok Reddy Soma386f5d32023-01-10 04:31:23 -0700252/* Capability register bit-63 indicates HS400 support */
253#define SDHCI_QUIRK_CAPS_BIT63_FOR_HS400 BIT(11)
Lei Wenaf62a552011-06-28 21:50:06 +0000254
Lei Wen0d2f15f2011-10-08 04:14:55 +0000255/* to make gcc happy */
256struct sdhci_host;
257
Lei Wenaf62a552011-06-28 21:50:06 +0000258/*
259 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
260 */
261#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
262#define SDHCI_DEFAULT_BOUNDARY_ARG (7)
263struct sdhci_ops {
264#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Jaehoon Chung62226b62016-12-30 15:30:18 +0900265 u32 (*read_l)(struct sdhci_host *host, int reg);
266 u16 (*read_w)(struct sdhci_host *host, int reg);
267 u8 (*read_b)(struct sdhci_host *host, int reg);
268 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
269 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
270 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Lei Wenaf62a552011-06-28 21:50:06 +0000271#endif
Jaehoon Chung62226b62016-12-30 15:30:18 +0900272 int (*get_cd)(struct sdhci_host *host);
273 void (*set_control_reg)(struct sdhci_host *host);
Faiz Abbasa8185c52019-06-11 00:43:37 +0530274 int (*set_ios_post)(struct sdhci_host *host);
Jaehoon Chung62226b62016-12-30 15:30:18 +0900275 void (*set_clock)(struct sdhci_host *host, u32 div);
Siva Durga Prasad Paladugu2fc3ed52018-04-19 12:37:06 +0530276 int (*platform_execute_tuning)(struct mmc *host, u8 opcode);
Ashok Reddy Soma16b593b2021-08-02 23:20:41 -0600277 int (*set_delay)(struct sdhci_host *host);
Ashok Reddy Soma6f5bb992023-01-10 04:31:22 -0700278 /* Callback function to set DLL clock configuration */
279 int (*config_dll)(struct sdhci_host *host, u32 clock, bool enable);
Faiz Abbascb884342020-02-26 13:44:31 +0530280 int (*deferred_probe)(struct sdhci_host *host);
Alper Nebi Yasak2a1d7c62022-03-15 20:46:26 +0300281
282 /**
283 * set_enhanced_strobe() - Set HS400 Enhanced Strobe config
284 *
285 * This is called after setting the card speed and mode to
286 * HS400 ES, and should set any host-specific configuration
287 * necessary for it.
288 *
289 * @host: SDHCI host structure
290 * Return: 0 if successful, -ve on error
291 */
292 int (*set_enhanced_strobe)(struct sdhci_host *host);
Lei Wenaf62a552011-06-28 21:50:06 +0000293};
294
Faiz Abbas37cb6262019-04-16 23:06:58 +0530295#define ADMA_MAX_LEN 65532
296#ifdef CONFIG_DMA_ADDR_T_64BIT
297#define ADMA_DESC_LEN 16
298#else
299#define ADMA_DESC_LEN 8
300#endif
301#define ADMA_TABLE_NO_ENTRIES (CONFIG_SYS_MMC_MAX_BLK_COUNT * \
302 MMC_MAX_BLOCK_LEN) / ADMA_MAX_LEN
303
304#define ADMA_TABLE_SZ (ADMA_TABLE_NO_ENTRIES * ADMA_DESC_LEN)
305
306/* Decriptor table defines */
307#define ADMA_DESC_ATTR_VALID BIT(0)
308#define ADMA_DESC_ATTR_END BIT(1)
309#define ADMA_DESC_ATTR_INT BIT(2)
310#define ADMA_DESC_ATTR_ACT1 BIT(4)
311#define ADMA_DESC_ATTR_ACT2 BIT(5)
312
313#define ADMA_DESC_TRANSFER_DATA ADMA_DESC_ATTR_ACT2
314#define ADMA_DESC_LINK_DESC (ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
315
316struct sdhci_adma_desc {
317 u8 attr;
318 u8 reserved;
319 u16 len;
320 u32 addr_lo;
321#ifdef CONFIG_DMA_ADDR_T_64BIT
322 u32 addr_hi;
323#endif
324} __packed;
Michael Walle4d6a7732020-09-23 12:42:51 +0200325
Lei Wenaf62a552011-06-28 21:50:06 +0000326struct sdhci_host {
Masahiro Yamadacacd1d22016-04-22 20:59:31 +0900327 const char *name;
Lei Wenaf62a552011-06-28 21:50:06 +0000328 void *ioaddr;
329 unsigned int quirks;
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000330 unsigned int host_caps;
Lei Wenaf62a552011-06-28 21:50:06 +0000331 unsigned int version;
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100332 unsigned int max_clk; /* Maximum Base Clock frequency */
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800333 unsigned int clk_mul; /* Clock Multiplier value */
Lei Wenaf62a552011-06-28 21:50:06 +0000334 unsigned int clock;
Lei Wen6cf1b172011-10-08 04:14:56 +0000335 struct mmc *mmc;
Lei Wenaf62a552011-06-28 21:50:06 +0000336 const struct sdhci_ops *ops;
Jaehoon Chungb09ed6e2012-08-30 16:24:11 +0000337 int index;
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000338
Piotr Wilczek3577fe82014-03-07 14:59:41 +0100339 int bus_width;
Simon Glass03479602015-01-05 20:05:38 -0700340 struct gpio_desc pwr_gpio; /* Power GPIO */
341 struct gpio_desc cd_gpio; /* Card Detect GPIO */
Piotr Wilczek3577fe82014-03-07 14:59:41 +0100342
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000343 uint voltages;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200344
345 struct mmc_config cfg;
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900346 void *align_buffer;
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +0900347 bool force_align_buffer;
Faiz Abbas6d6af202019-04-16 23:06:57 +0530348 dma_addr_t start_addr;
349 int flags;
350#define USE_SDMA (0x1 << 0)
Faiz Abbas37cb6262019-04-16 23:06:58 +0530351#define USE_ADMA (0x1 << 1)
352#define USE_ADMA64 (0x1 << 2)
353#define USE_DMA (USE_SDMA | USE_ADMA | USE_ADMA64)
354 dma_addr_t adma_addr;
355#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
356 struct sdhci_adma_desc *adma_desc_table;
Faiz Abbas37cb6262019-04-16 23:06:58 +0530357#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000358};
359
360#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
361
362static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
363{
364 if (unlikely(host->ops->write_l))
365 host->ops->write_l(host, val, reg);
366 else
367 writel(val, host->ioaddr + reg);
368}
369
370static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
371{
372 if (unlikely(host->ops->write_w))
373 host->ops->write_w(host, val, reg);
374 else
375 writew(val, host->ioaddr + reg);
376}
377
378static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
379{
380 if (unlikely(host->ops->write_b))
381 host->ops->write_b(host, val, reg);
382 else
383 writeb(val, host->ioaddr + reg);
384}
385
386static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
387{
388 if (unlikely(host->ops->read_l))
389 return host->ops->read_l(host, reg);
390 else
391 return readl(host->ioaddr + reg);
392}
393
394static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
395{
396 if (unlikely(host->ops->read_w))
397 return host->ops->read_w(host, reg);
398 else
399 return readw(host->ioaddr + reg);
400}
401
402static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
403{
404 if (unlikely(host->ops->read_b))
405 return host->ops->read_b(host, reg);
406 else
407 return readb(host->ioaddr + reg);
408}
409
410#else
411
412static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
413{
414 writel(val, host->ioaddr + reg);
415}
416
417static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
418{
419 writew(val, host->ioaddr + reg);
420}
421
422static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
423{
424 writeb(val, host->ioaddr + reg);
425}
426static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
427{
428 return readl(host->ioaddr + reg);
429}
430
431static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
432{
433 return readw(host->ioaddr + reg);
434}
435
436static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
437{
438 return readb(host->ioaddr + reg);
439}
440#endif
441
Simon Glassef1e4ed2016-06-12 23:30:28 -0600442#ifdef CONFIG_BLK
443/**
444 * sdhci_setup_cfg() - Set up the configuration for DWMMC
445 *
446 * This is used to set up an SDHCI device when you are using CONFIG_BLK.
447 *
448 * This should be called from your MMC driver's probe() method once you have
449 * the information required.
450 *
451 * Generally your driver will have a platform data structure which holds both
452 * the configuration (struct mmc_config) and the MMC device info (struct mmc).
453 * For example:
454 *
455 * struct msm_sdhc_plat {
456 * struct mmc_config cfg;
457 * struct mmc mmc;
458 * };
459 *
460 * ...
461 *
462 * Inside U_BOOT_DRIVER():
Simon Glasscaa4daa2020-12-03 16:55:18 -0700463 * .plat_auto = sizeof(struct msm_sdhc_plat),
Simon Glassef1e4ed2016-06-12 23:30:28 -0600464 *
465 * To access platform data:
Simon Glassc69cda22020-12-03 16:55:20 -0700466 * struct msm_sdhc_plat *plat = dev_get_plat(dev);
Simon Glassef1e4ed2016-06-12 23:30:28 -0600467 *
468 * See msm_sdhci.c for an example.
469 *
470 * @cfg: Configuration structure to fill in (generally &plat->mmc)
Jaehoon Chung14bed522016-07-26 19:06:24 +0900471 * @host: SDHCI host structure
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100472 * @f_max: Maximum supported clock frequency in HZ (0 for default)
473 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Simon Glassef1e4ed2016-06-12 23:30:28 -0600474 */
Jaehoon Chung14bed522016-07-26 19:06:24 +0900475int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100476 u32 f_max, u32 f_min);
Simon Glassef1e4ed2016-06-12 23:30:28 -0600477
478/**
479 * sdhci_bind() - Set up a new MMC block device
480 *
481 * This is used to set up an SDHCI block device when you are using CONFIG_BLK.
482 * It should be called from your driver's bind() method.
483 *
484 * See msm_sdhci.c for an example.
485 *
486 * @dev: Device to set up
487 * @mmc: Pointer to mmc structure (normally &plat->mmc)
488 * @cfg: Empty configuration structure (generally &plat->cfg). This is
489 * normally all zeroes at this point. The only purpose of passing
490 * this in is to set mmc->cfg to it.
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100491 * Return: 0 if OK, -ve if the block device could not be created
Simon Glassef1e4ed2016-06-12 23:30:28 -0600492 */
493int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
494#else
495
496/**
497 * add_sdhci() - Add a new SDHCI interface
498 *
499 * This is used when you are not using CONFIG_BLK. Convert your driver over!
500 *
501 * @host: SDHCI host structure
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100502 * @f_max: Maximum supported clock frequency in HZ (0 for default)
503 * @f_min: Minimum supported clock frequency in HZ (0 for default)
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100504 * Return: 0 if OK, -ve on error
Simon Glassef1e4ed2016-06-12 23:30:28 -0600505 */
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100506int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min);
Simon Glassef1e4ed2016-06-12 23:30:28 -0600507#endif /* !CONFIG_BLK */
508
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530509void sdhci_set_uhs_timing(struct sdhci_host *host);
Simon Glasse7881d82017-07-29 11:35:31 -0600510#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600511/* Export the operations to drivers */
512int sdhci_probe(struct udevice *dev);
Faiz Abbas3966c7d2019-06-11 00:43:35 +0530513int sdhci_set_clock(struct mmc *mmc, unsigned int clock);
Faiz Abbas43392b52021-02-04 15:10:46 +0530514
515/**
516 * sdhci_set_control_reg - Set control registers
517 *
518 * This is used set up control registers for voltage level and UHS speed
519 * mode.
520 *
521 * @host: SDHCI host structure
522 */
523void sdhci_set_control_reg(struct sdhci_host *host);
Simon Glassef1e4ed2016-06-12 23:30:28 -0600524extern const struct dm_mmc_ops sdhci_ops;
525#else
526#endif
527
Michael Walle4d6a7732020-09-23 12:42:51 +0200528struct sdhci_adma_desc *sdhci_adma_init(void);
529void sdhci_prepare_adma_table(struct sdhci_adma_desc *table,
530 struct mmc_data *data, dma_addr_t addr);
531
Lei Wenaf62a552011-06-28 21:50:06 +0000532#endif /* __SDHCI_HW_H */