blob: 002830c27e48f91aa5f39e04c4f0b95d9be3aa1d [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
25#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
26#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiang831c0682015-10-26 19:47:57 +080031#define CONFIG_MP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#define CONFIG_GICV2
33
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080035#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080036
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
40#define CONFIG_SUPPORT_RAW_INITRD
41
42#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080043
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080044#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080048#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080049
Hou Zhiqiang831c0682015-10-26 19:47:57 +080050#define CPU_RELEASE_ADDR secondary_boot_func
51
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080052/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
59#define CONFIG_CONS_INDEX 1
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080062#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080063
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080064#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066/* SD boot SPL */
67#ifdef CONFIG_SD_BOOT
68#define CONFIG_SPL_FRAMEWORK
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080069#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080070
71#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053072#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080073#define CONFIG_SPL_STACK 0x1001e000
74#define CONFIG_SPL_PAD_TO 0x1d000
75
76#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
77 CONFIG_SYS_MONITOR_LEN)
78#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
79#define CONFIG_SPL_BSS_START_ADDR 0x80100000
80#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053081
82#ifdef CONFIG_SECURE_BOOT
83#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
84/*
85 * HDR would be appended at end of image and copied to DDR along
86 * with U-Boot image. Here u-boot max. size is 512K. So if binary
87 * size increases then increase this size in case of secure boot as
88 * it uses raw u-boot image instead of fit image.
89 */
90#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
91#else
92#define CONFIG_SYS_MONITOR_LEN 0x100000
93#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080094#endif
95
Gong Qianyu3ad44722015-10-26 19:47:53 +080096/* NAND SPL */
97#ifdef CONFIG_NAND_BOOT
98#define CONFIG_SPL_PBL_PAD
99#define CONFIG_SPL_FRAMEWORK
Gong Qianyu3ad44722015-10-26 19:47:53 +0800100#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu3ad44722015-10-26 19:47:53 +0800101#define CONFIG_SPL_TEXT_BASE 0x10000000
102#define CONFIG_SPL_MAX_SIZE 0x1a000
103#define CONFIG_SPL_STACK 0x1001d000
104#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
105#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
106#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
107#define CONFIG_SPL_BSS_START_ADDR 0x80100000
108#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
109#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530110
111#ifdef CONFIG_SECURE_BOOT
112#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
113#endif /* ifdef CONFIG_SECURE_BOOT */
114
115#ifdef CONFIG_U_BOOT_HDR_SIZE
116/*
117 * HDR would be appended at end of image and copied to DDR along
118 * with U-Boot image. Here u-boot max. size is 512K. So if binary
119 * size increases then increase this size in case of secure boot as
120 * it uses raw u-boot image instead of fit image.
121 */
122#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
123#else
124#define CONFIG_SYS_MONITOR_LEN 0x100000
125#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
126
Gong Qianyu3ad44722015-10-26 19:47:53 +0800127#endif
128
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800129/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530130#ifndef SPL_NO_IFC
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800131#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800132#define CONFIG_FSL_IFC
133/*
134 * CONFIG_SYS_FLASH_BASE has the final address (core view)
135 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
136 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
137 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
138 */
139#define CONFIG_SYS_FLASH_BASE 0x60000000
140#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
141#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
142
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900143#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800144#define CONFIG_FLASH_CFI_DRIVER
145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147#define CONFIG_SYS_FLASH_QUIET_TEST
148#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
149#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800150#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530151#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800152
153/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800154#define CONFIG_SYS_I2C
155#define CONFIG_SYS_I2C_MXC
156#define CONFIG_SYS_I2C_MXC_I2C1
157#define CONFIG_SYS_I2C_MXC_I2C2
158#define CONFIG_SYS_I2C_MXC_I2C3
159#define CONFIG_SYS_I2C_MXC_I2C4
160
161/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530162#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800163#define CONFIG_PCIE1 /* PCIE controller 1 */
164#define CONFIG_PCIE2 /* PCIE controller 2 */
165#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800166
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800167#ifdef CONFIG_PCI
168#define CONFIG_NET_MULTI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800169#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800170#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530171#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800172
173/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800174
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800175/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530176#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800177#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800178#define CONFIG_FSL_ESDHC
179#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800180#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530181#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800182
Gong Qianyue0579a52016-01-25 15:16:05 +0800183/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530184#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800185#define CONFIG_FSL_DSPI
186#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800187#define CONFIG_DM_SPI_FLASH
188#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
189#define CONFIG_SPI_FLASH_SST /* cs1 */
190#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800191#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyue0579a52016-01-25 15:16:05 +0800192#define CONFIG_SF_DEFAULT_BUS 1
193#define CONFIG_SF_DEFAULT_CS 0
194#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800195#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530196#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800197
Shaohui Xiee8297342015-10-26 19:47:54 +0800198/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530199#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800200#define CONFIG_SYS_DPAA_FMAN
201#ifdef CONFIG_SYS_DPAA_FMAN
202#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
203
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800204#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800205/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800206#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wanga9a5cef2017-05-16 10:45:58 +0800207#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800208#elif defined(CONFIG_SD_BOOT)
209/*
210 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
211 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800212 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800213 */
214#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wanga9a5cef2017-05-16 10:45:58 +0800215#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800216#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong2a555832016-04-01 17:52:53 +0800217#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800218#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800219#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800220#define CONFIG_ENV_SPI_BUS 0
221#define CONFIG_ENV_SPI_CS 0
222#define CONFIG_ENV_SPI_MAX_HZ 1000000
223#define CONFIG_ENV_SPI_MODE 0x03
224#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800225#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
226/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800227#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800228#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800229#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800230#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
231#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
232#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530233#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800234
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800235/* Miscellaneous configurable options */
236#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800237
238#define CONFIG_HWCONFIG
239#define HWCONFIG_BUFFER_SIZE 128
240
Sumit Garg4139b172017-03-30 09:52:38 +0530241#ifndef SPL_NO_MISC
Wenbin Songdbe18f12016-07-21 18:55:16 +0800242#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
243#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
244 "5m(kernel),1m(dtb),9m(file_system)"
245#else
Wenbin Song7f339632017-03-24 18:05:48 +0800246#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
247 "2m@0x100000(nor_bank0_uboot),"\
248 "40m@0x1100000(nor_bank0_fit)," \
249 "7m(nor_bank0_user)," \
250 "2m@0x4100000(nor_bank4_uboot)," \
251 "40m@0x5100000(nor_bank4_fit),"\
252 "-(nor_bank4_user);" \
253 "7e800000.flash:" \
Wenbin Songdbe18f12016-07-21 18:55:16 +0800254 "1m(nand_uboot),1m(nand_uboot_env)," \
255 "20m(nand_fit);spi0.0:1m(uboot)," \
256 "5m(kernel),1m(dtb),9m(file_system)"
257#endif
258
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800259#include <config_distro_defaults.h>
260#ifndef CONFIG_SPL_BUILD
261#define BOOT_TARGET_DEVICES(func) \
262 func(MMC, mmc, 0) \
263 func(USB, usb, 0)
264#include <config_distro_bootcmd.h>
265#endif
266
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800267/* Initial environment variables */
268#define CONFIG_EXTRA_ENV_SETTINGS \
269 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800270 "fdt_high=0xffffffffffffffff\0" \
271 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800272 "fdt_addr=0x64f00000\0" \
273 "kernel_addr=0x65000000\0" \
274 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530275 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800276 "fdtheader_addr_r=0x80100000\0" \
277 "kernelheader_addr_r=0x80200000\0" \
278 "kernel_addr_r=0x81000000\0" \
279 "fdt_addr_r=0x90000000\0" \
280 "load_addr=0xa0000000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800281 "kernel_size=0x2800000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800282 "console=ttyS0,115200\0" \
283 "mtdparts=" MTDPARTS_DEFAULT "\0" \
284 BOOTENV \
285 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530286 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800287 "scan_dev_for_boot_part=" \
288 "part list ${devtype} ${devnum} devplist; " \
289 "env exists devplist || setenv devplist 1; " \
290 "for distro_bootpart in ${devplist}; do " \
291 "if fstype ${devtype} " \
292 "${devnum}:${distro_bootpart} " \
293 "bootfstype; then " \
294 "run scan_dev_for_boot; " \
295 "fi; " \
296 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530297 "scan_dev_for_boot=" \
298 "echo Scanning ${devtype} " \
299 "${devnum}:${distro_bootpart}...; " \
300 "for prefix in ${boot_prefixes}; do " \
301 "run scan_dev_for_scripts; " \
302 "done;\0" \
303 "boot_a_script=" \
304 "load ${devtype} ${devnum}:${distro_bootpart} " \
305 "${scriptaddr} ${prefix}${script}; " \
306 "env exists secureboot && load ${devtype} " \
307 "${devnum}:${distro_bootpart} " \
308 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
309 "&& esbc_validate ${scripthdraddr};" \
310 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800311 "installer=load mmc 0:2 $load_addr " \
312 "/flex_installer_arm64.itb; " \
313 "bootm $load_addr#ls1043ardb\0" \
314 "qspi_bootcmd=echo Trying load from qspi..;" \
315 "sf probe && sf read $load_addr " \
316 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
317 "nor_bootcmd=echo Trying load from nor..;" \
318 "cp.b $kernel_addr $load_addr " \
319 "$kernel_size && bootm $load_addr#$board\0"
320
321#undef CONFIG_BOOTCOMMAND
322#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530323#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
324 "&& esbc_halt; run qspi_bootcmd;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800325#else
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530326#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
327 "&& esbc_halt; run nor_bootcmd;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800328#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530329#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800330
331/* Monitor Command Prompt */
332#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800333#define CONFIG_SYS_LONGHELP
Sumit Garg4139b172017-03-30 09:52:38 +0530334
335#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800336#ifndef CONFIG_CMDLINE_EDITING
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800337#define CONFIG_CMDLINE_EDITING 1
Sumit Garg4139b172017-03-30 09:52:38 +0530338#endif
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800339#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530340
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800341#define CONFIG_AUTO_COMPLETE
342#define CONFIG_SYS_MAXARGS 64 /* max command args */
343
344#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
345
Simon Glass457e51c2017-05-17 08:23:10 -0600346#include <asm/arch/soc.h>
347
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800348#endif /* __LS1043A_COMMON_H */