blob: b6eae667c242ab0b22fe8cdcd54d7a01a9cdda61 [file] [log] [blame]
Wolfgang Denk72a087e2006-10-24 14:27:35 +02001/*
2 * Copyright (C) 2005-2006 Atmel Corporation
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22#include <common.h>
23
Wolfgang Denk72a087e2006-10-24 14:27:35 +020024#include <asm/io.h>
25#include <asm/sdram.h>
26
Haavard Skinnemoendf548d32006-11-19 18:06:53 +010027#include <asm/arch/clk.h>
28#include <asm/arch/memory-map.h>
Wolfgang Denk72a087e2006-10-24 14:27:35 +020029
30#include "hsdramc1.h"
31
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020032unsigned long sdram_init(void *sdram_base, const struct sdram_config *config)
Wolfgang Denk72a087e2006-10-24 14:27:35 +020033{
Wolfgang Denk72a087e2006-10-24 14:27:35 +020034 unsigned long sdram_size;
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020035 uint32_t cfgreg;
Wolfgang Denk72a087e2006-10-24 14:27:35 +020036 unsigned int i;
37
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020038 cfgreg = (HSDRAMC1_BF(NC, config->col_bits - 8)
39 | HSDRAMC1_BF(NR, config->row_bits - 11)
40 | HSDRAMC1_BF(NB, config->bank_bits - 1)
41 | HSDRAMC1_BF(CAS, config->cas)
42 | HSDRAMC1_BF(TWR, config->twr)
43 | HSDRAMC1_BF(TRC, config->trc)
44 | HSDRAMC1_BF(TRP, config->trp)
45 | HSDRAMC1_BF(TRCD, config->trcd)
46 | HSDRAMC1_BF(TRAS, config->tras)
47 | HSDRAMC1_BF(TXSR, config->txsr));
Haavard Skinnemoend38da532008-01-23 17:20:14 +010048
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020049 if (config->data_bits == SDRAM_DATA_16BIT)
50 cfgreg |= HSDRAMC1_BIT(DBW);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020051
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020052 hsdramc1_writel(CR, cfgreg);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020053
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020054 /* Send a NOP to turn on the clock (necessary on some chips) */
55 hsdramc1_writel(MR, HSDRAMC1_MODE_NOP);
56 hsdramc1_readl(MR);
57 writel(0, sdram_base);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020058
59 /*
60 * Initialization sequence for SDRAM, from the data sheet:
61 *
62 * 1. A minimum pause of 200 us is provided to precede any
63 * signal toggle.
64 */
65 udelay(200);
66
67 /*
68 * 2. A Precharge All command is issued to the SDRAM
69 */
Haavard Skinnemoendf548d32006-11-19 18:06:53 +010070 hsdramc1_writel(MR, HSDRAMC1_MODE_BANKS_PRECHARGE);
71 hsdramc1_readl(MR);
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020072 writel(0, sdram_base);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020073
74 /*
75 * 3. Eight auto-refresh (CBR) cycles are provided
76 */
Haavard Skinnemoendf548d32006-11-19 18:06:53 +010077 hsdramc1_writel(MR, HSDRAMC1_MODE_AUTO_REFRESH);
78 hsdramc1_readl(MR);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020079 for (i = 0; i < 8; i++)
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020080 writel(0, sdram_base);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020081
82 /*
83 * 4. A mode register set (MRS) cycle is issued to program
84 * SDRAM parameters, in particular CAS latency and burst
85 * length.
86 *
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020087 * The address will be chosen by the SDRAMC automatically; we
88 * just have to make sure BA[1:0] are set to 0.
Wolfgang Denk72a087e2006-10-24 14:27:35 +020089 */
Haavard Skinnemoendf548d32006-11-19 18:06:53 +010090 hsdramc1_writel(MR, HSDRAMC1_MODE_LOAD_MODE);
91 hsdramc1_readl(MR);
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020092 writel(0, sdram_base);
Wolfgang Denk72a087e2006-10-24 14:27:35 +020093
94 /*
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020095 * 5. The application must go into Normal Mode, setting Mode
96 * to 0 in the Mode Register and performing a write access
97 * at any location in the SDRAM.
Wolfgang Denk72a087e2006-10-24 14:27:35 +020098 */
Haavard Skinnemoendf548d32006-11-19 18:06:53 +010099 hsdramc1_writel(MR, HSDRAMC1_MODE_NORMAL);
100 hsdramc1_readl(MR);
Haavard Skinnemoena23e2772008-05-19 11:36:28 +0200101 writel(0, sdram_base);
Wolfgang Denk72a087e2006-10-24 14:27:35 +0200102
103 /*
104 * 6. Write refresh rate into SDRAMC refresh timer count
105 * register (refresh rate = timing between refresh cycles).
Wolfgang Denk72a087e2006-10-24 14:27:35 +0200106 */
Haavard Skinnemoena23e2772008-05-19 11:36:28 +0200107 hsdramc1_writel(TR, config->refresh_period);
Wolfgang Denk72a087e2006-10-24 14:27:35 +0200108
Haavard Skinnemoena23e2772008-05-19 11:36:28 +0200109 if (config->data_bits == SDRAM_DATA_16BIT)
110 sdram_size = 1 << (config->row_bits + config->col_bits
111 + config->bank_bits + 1);
112 else
113 sdram_size = 1 << (config->row_bits + config->col_bits
114 + config->bank_bits + 2);
Wolfgang Denk72a087e2006-10-24 14:27:35 +0200115
116 return sdram_size;
117}