blob: 6387e956b23024c0d7ef4f65041a6357fdc545bb [file] [log] [blame]
Sergey Kubushync74b2102007-08-10 20:26:18 +02001/*
2 * National Semiconductor DP83848 PHY Driver for TI DaVinci
3 * (TMS320DM644x) based boards.
4 *
5 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
6 *
7 * --------------------------------------------------------
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Sergey Kubushync74b2102007-08-10 20:26:18 +020010 */
11
12#include <common.h>
13#include <net.h>
14#include <dp83848.h>
15#include <asm/arch/emac_defs.h>
Masahiro Yamada601fbec2015-02-20 17:04:05 +090016#include "../../../drivers/net/davinci_emac.h"
Sergey Kubushync74b2102007-08-10 20:26:18 +020017
18#ifdef CONFIG_DRIVER_TI_EMAC
19
20#ifdef CONFIG_CMD_NET
21
22int dp83848_is_phy_connected(int phy_addr)
23{
24 u_int16_t id1, id2;
25
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020026 if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID1_REG, &id1))
Sergey Kubushync74b2102007-08-10 20:26:18 +020027 return(0);
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020028 if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID2_REG, &id2))
Sergey Kubushync74b2102007-08-10 20:26:18 +020029 return(0);
30
31 if ((id1 == DP83848_PHYID1_OUI) && (id2 == DP83848_PHYID2_OUI))
32 return(1);
33
34 return(0);
35}
36
37int dp83848_get_link_speed(int phy_addr)
38{
39 u_int16_t tmp;
40 volatile emac_regs* emac = (emac_regs *)EMAC_BASE_ADDR;
41
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020042 if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +020043 return(0);
44
45 if (!(tmp & DP83848_LINK_STATUS)) /* link up? */
46 return(0);
47
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020048 if (!davinci_eth_phy_read(phy_addr, DP83848_PHY_STAT_REG, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +020049 return(0);
50
51 /* Speed doesn't matter, there is no setting for it in EMAC... */
Hugo Villeneuveb5b03442008-09-12 02:20:47 +020052 if (tmp & DP83848_DUPLEX) {
53 /* set DM644x EMAC for Full Duplex */
54 emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE |
55 EMAC_MACCONTROL_FULLDUPLEX_ENABLE;
Sergey Kubushync74b2102007-08-10 20:26:18 +020056 } else {
Hugo Villeneuveb5b03442008-09-12 02:20:47 +020057 /*set DM644x EMAC for Half Duplex */
58 emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE;
Sergey Kubushync74b2102007-08-10 20:26:18 +020059 }
60
Hugo Villeneuveb5b03442008-09-12 02:20:47 +020061 return(1);
Sergey Kubushync74b2102007-08-10 20:26:18 +020062}
63
64
65int dp83848_init_phy(int phy_addr)
66{
67 int ret = 1;
68
69 if (!dp83848_get_link_speed(phy_addr)) {
70 /* Try another time */
71 udelay(100000);
72 ret = dp83848_get_link_speed(phy_addr);
73 }
74
75 /* Disable PHY Interrupts */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020076 davinci_eth_phy_write(phy_addr, DP83848_PHY_INTR_CTRL_REG, 0);
Sergey Kubushync74b2102007-08-10 20:26:18 +020077
78 return(ret);
79}
80
81
82int dp83848_auto_negotiate(int phy_addr)
83{
84 u_int16_t tmp;
85
86
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020087 if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +020088 return(0);
89
90 /* Restart Auto_negotiation */
91 tmp &= ~DP83848_AUTONEG; /* remove autonegotiation enable */
92 tmp |= DP83848_ISOLATE; /* Electrically isolate PHY */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +020093 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushync74b2102007-08-10 20:26:18 +020094
95 /* Set the Auto_negotiation Advertisement Register
96 * MII advertising for Next page, 100BaseTxFD and HD,
97 * 10BaseTFD and HD, IEEE 802.3
98 */
99 tmp = DP83848_NP | DP83848_TX_FDX | DP83848_TX_HDX |
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200100 DP83848_10_FDX | DP83848_10_HDX | DP83848_AN_IEEE_802_3;
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200101 davinci_eth_phy_write(phy_addr, DP83848_ANA_REG, tmp);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200102
103
104 /* Read Control Register */
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200105 if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +0200106 return(0);
107
108 tmp |= DP83848_SPEED_SELECT | DP83848_AUTONEG | DP83848_DUPLEX_MODE;
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200109 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200110
111 /* Restart Auto_negotiation */
112 tmp |= DP83848_RESTART_AUTONEG;
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200113 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushync74b2102007-08-10 20:26:18 +0200114
115 /*check AutoNegotiate complete */
116 udelay(10000);
Sandeep Paulrajfcaac582008-08-31 00:39:46 +0200117 if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
Sergey Kubushync74b2102007-08-10 20:26:18 +0200118 return(0);
119
120 if (!(tmp & DP83848_AUTONEG_COMP))
121 return(0);
122
123 return (dp83848_get_link_speed(phy_addr));
124}
125
126#endif /* CONFIG_CMD_NET */
127
128#endif /* CONFIG_DRIVER_ETHER */