blob: 7a85d65302060ba1211b6da43938964d407d4c8d [file] [log] [blame]
Wolfgang Denk645da512005-10-05 02:00:09 +02001/*
2 * (C) Copyright 2005 REA Elektronik GmbH <www.rea.de>
3 * Anders Larsen <alarsen@rea.de>
4 *
5 * Configuation settings for the Cogent CSB637 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Jens Scharsig425de622010-02-03 22:45:42 +010029#define CONFIG_AT91_LEGACY
30
Wolfgang Denk645da512005-10-05 02:00:09 +020031/* ARM asynchronous clock */
32#define AT91C_MAIN_CLOCK 184320000 /* from 3.6864 MHz crystal (3686400 * 50) */
33#define AT91C_MASTER_CLOCK 46080000 /* (AT91C_MAIN_CLOCK/4) peripheral clock */
34
35#define AT91_SLOW_CLOCK 32768 /* slow clock */
36
37#define CONFIG_ARM920T 1 /* This is an ARM920T Core */
38#define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
Wolfgang Denkf5c254d2005-10-06 01:26:16 +020039#define CONFIG_CSB637 1 /* on a CSB637 board */
Wolfgang Denk645da512005-10-05 02:00:09 +020040#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
41#define USE_920T_MMU 1
42
43#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44#define CONFIG_SETUP_MEMORY_TAGS 1
45#define CONFIG_INITRD_TAG 1
46
47#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
Wolfgang Denk645da512005-10-05 02:00:09 +020049/* flash */
Jean-Christophe PLAGNIOL-VILLARDd481c802009-01-03 17:22:25 +010050#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
51#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
Wolfgang Denk645da512005-10-05 02:00:09 +020052
53/* clocks */
Jean-Christophe PLAGNIOL-VILLARDd481c802009-01-03 17:22:25 +010054#define CONFIG_SYS_PLLAR_VAL 0x2031BE01 /* 184.320000 MHz for PCK */
55#define CONFIG_SYS_PLLBR_VAL 0x128A3E19 /* 47.996928 MHz (divider by 2 for USB) */
56#define CONFIG_SYS_MCKR_VAL 0x00000302 /* PCK/4 = MCK Master Clock = 46.080000 MHz from PLLA */
Wolfgang Denk645da512005-10-05 02:00:09 +020057
58/* sdram */
Jean-Christophe PLAGNIOL-VILLARDd481c802009-01-03 17:22:25 +010059#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
60#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
61#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
62#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
63#define CONFIG_SYS_SDRC_CR_VAL 0x21914159 /* set up the CONFIG_SYS_SDRAM */
64#define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
65#define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
66#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
67#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
68#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
69#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
70#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
71#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Wolfgang Denk645da512005-10-05 02:00:09 +020072#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
73/*
74 * Size of malloc() pool
75 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
Wolfgang Denk645da512005-10-05 02:00:09 +020077
Wolfgang Denkf5c254d2005-10-06 01:26:16 +020078#define CONFIG_BAUDRATE 115200
Wolfgang Denk645da512005-10-05 02:00:09 +020079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_AT91C_BRGR_DIVISOR 75 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
Wolfgang Denk645da512005-10-05 02:00:09 +020081
82/*
83 * Hardware drivers
84 */
85
86/* define one of these to choose the DBGU, USART0 or USART1 as console */
Jean-Christophe PLAGNIOL-VILLARDbeebd852009-03-27 23:26:43 +010087#define CONFIG_AT91RM9200_USART
Wolfgang Denk645da512005-10-05 02:00:09 +020088#define CONFIG_DBGU
89#undef CONFIG_USART0
90#undef CONFIG_USART1
91
92#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
93
94#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
95
96#define CONFIG_BOOTDELAY 3
97/* #define CONFIG_ENV_OVERWRITE 1 */
98
Wolfgang Denk645da512005-10-05 02:00:09 +020099
Jon Loeliger37e4f242007-07-04 22:31:56 -0500100/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500101 * BOOTP options
102 */
103#define CONFIG_BOOTP_BOOTFILESIZE
104#define CONFIG_BOOTP_BOOTPATH
105#define CONFIG_BOOTP_GATEWAY
106#define CONFIG_BOOTP_HOSTNAME
107
108
109/*
Jon Loeliger37e4f242007-07-04 22:31:56 -0500110 * Command line configuration.
111 */
112#include <config_cmd_default.h>
113
Jon Loeliger37e4f242007-07-04 22:31:56 -0500114#define CONFIG_CMD_DHCP
Wolfgang Denk3c959602008-07-31 10:12:09 +0200115#define CONFIG_CMD_JFFS2
Jon Loeliger37e4f242007-07-04 22:31:56 -0500116#define CONFIG_CMD_PING
117
Wolfgang Denk3c959602008-07-31 10:12:09 +0200118
Wolfgang Denk645da512005-10-05 02:00:09 +0200119#define CONFIG_NR_DRAM_BANKS 1
120#define PHYS_SDRAM 0x20000000
121#define PHYS_SDRAM_SIZE 0x4000000 /* 64 megs */
122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
124#define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 512*1024 - 4
125#define CONFIG_SYS_ALT_MEMTEST 1
126#define CONFIG_SYS_MEMTEST_SCRATCH CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 4
Wolfgang Denk645da512005-10-05 02:00:09 +0200127
Jens Scharsigc041e9d2010-01-23 12:03:45 +0100128#define CONFIG_NET_MULTI 1
129#ifdef CONFIG_NET_MULTI
130#define CONFIG_DRIVER_AT91EMAC 1
131#define CONFIG_SYS_RX_ETH_BUFFER 8
132#else
133#define CONFIG_DRIVER_ETHER 1
134#endif
Wolfgang Denk645da512005-10-05 02:00:09 +0200135#define CONFIG_NET_RETRY_COUNT 20
136#undef CONFIG_AT91C_USE_RMII
137
138#undef CONFIG_HAS_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
140#define CONFIG_SYS_MAX_DATAFLASH_BANKS 0
141#define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384
142#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
143#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
Wolfgang Denk645da512005-10-05 02:00:09 +0200144
145/*
146 * FLASH Device configuration
147 */
148#define PHYS_FLASH_1 0x10000000
149#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
151#define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200152#define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_EMPTY_INFO
154#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
155#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
156#define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
157#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
158#define CONFIG_SYS_MAX_FLASH_SECT 64
Wolfgang Denk645da512005-10-05 02:00:09 +0200159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_JFFS2_FIRST_BANK 0
161#define CONFIG_SYS_JFFS2_FIRST_SECTOR 3
162#define CONFIG_SYS_JFFS2_NUM_BANKS 1
Wolfgang Denk645da512005-10-05 02:00:09 +0200163
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200164#undef CONFIG_ENV_IS_IN_DATAFLASH
Wolfgang Denk645da512005-10-05 02:00:09 +0200165
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200166#ifdef CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200167#define CONFIG_ENV_OFFSET 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200169#define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */
Wolfgang Denk645da512005-10-05 02:00:09 +0200170#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200171#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200172#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x20000) /* after u-boot.bin */
173#define CONFIG_ENV_SIZE 0x20000 /* sectors are 128K here */
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200174#endif /* CONFIG_ENV_IS_IN_DATAFLASH */
Wolfgang Denk645da512005-10-05 02:00:09 +0200175
176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
Wolfgang Denk645da512005-10-05 02:00:09 +0200178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
Wolfgang Denk645da512005-10-05 02:00:09 +0200180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
182#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
183#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
184#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
Wolfgang Denk645da512005-10-05 02:00:09 +0200185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_HZ 1000
187#define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
Ladislav Michl2c5260f2007-12-06 23:24:57 +0100188 /* AT91C_TC_TIMER_DIV1_CLOCK */
Wolfgang Denk645da512005-10-05 02:00:09 +0200189
190#define CONFIG_STACKSIZE (32*1024) /* regular stack */
191
192#ifdef CONFIG_USE_IRQ
193#error CONFIG_USE_IRQ not supported
194#endif
195
196#endif