Caleb Connolly | 5146510 | 2023-10-03 11:48:04 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: BSD-3-Clause |
| 2 | /* |
| 3 | * Clock drivers for Qualcomm qcm2290 |
| 4 | * |
| 5 | * (C) Copyright 2017 Jorge Ramirez Ortiz <jorge.ramirez-ortiz@linaro.org> |
| 6 | * (C) Copyright 2021 Dzmitry Sankouski <dsankouski@gmail.com> |
| 7 | * |
| 8 | * Based on Little Kernel driver, simplified |
| 9 | */ |
| 10 | |
| 11 | #include <common.h> |
| 12 | #include <clk-uclass.h> |
| 13 | #include <dm.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <errno.h> |
| 16 | #include <asm/io.h> |
| 17 | #include <linux/bug.h> |
| 18 | #include <linux/bitops.h> |
| 19 | #include <dt-bindings/clock/qcom,gcc-qcm2290.h> |
| 20 | |
| 21 | #include "clock-qcom.h" |
| 22 | |
| 23 | #define QUPV3_WRAP0_S4_CMD_RCGR 0x1f608 |
| 24 | #define SDCC2_APPS_CLK_CMD_RCGR 0x1e00c |
| 25 | #define USB30_PRIM_GDSCR 0x1a004 |
| 26 | #define USB3_PRIM_PHY_AUX_CMD_RCGR 0x1a060 |
| 27 | |
| 28 | static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { |
| 29 | F(7372800, CFG_CLK_SRC_GPLL0_AUX2, 1, 384, 15625), |
| 30 | F(14745600, CFG_CLK_SRC_GPLL0_AUX2, 1, 768, 15625), |
| 31 | F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), |
| 32 | F(29491200, CFG_CLK_SRC_GPLL0_AUX2, 1, 1536, 15625), |
| 33 | F(32000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 75), |
| 34 | F(48000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 25), |
| 35 | F(64000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 16, 75), |
| 36 | F(75000000, CFG_CLK_SRC_GPLL0_AUX2, 4, 0, 0), |
| 37 | F(80000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 15), |
| 38 | F(96000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 25), |
| 39 | F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), |
| 40 | F(102400000, CFG_CLK_SRC_GPLL0_AUX2, 1, 128, 375), |
| 41 | F(112000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 28, 75), |
| 42 | F(117964800, CFG_CLK_SRC_GPLL0_AUX2, 1, 6144, 15625), |
| 43 | F(120000000, CFG_CLK_SRC_GPLL0_AUX2, 2.5, 0, 0), |
| 44 | F(128000000, CFG_CLK_SRC_GPLL6, 3, 0, 0), |
| 45 | { } |
| 46 | }; |
| 47 | |
| 48 | static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { |
| 49 | F(400000, CFG_CLK_SRC_CXO, 12, 1, 4), |
| 50 | F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), |
| 51 | F(25000000, CFG_CLK_SRC_GPLL0_AUX2, 12, 0, 0), |
| 52 | F(50000000, CFG_CLK_SRC_GPLL0_AUX2, 6, 0, 0), |
| 53 | F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), |
| 54 | F(202000000, CFG_CLK_SRC_GPLL7, 4, 0, 0), // 6.5, 1, 4 |
| 55 | { } |
| 56 | }; |
| 57 | |
| 58 | static const struct pll_vote_clk gpll7_clk = { |
| 59 | .status = 0x7000, |
| 60 | .status_bit = BIT(31), |
| 61 | .ena_vote = 0x79000, |
| 62 | .vote_bit = BIT(7), |
| 63 | }; |
| 64 | |
| 65 | static ulong qcm2290_set_rate(struct clk *clk, ulong rate) |
| 66 | { |
| 67 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
| 68 | const struct freq_tbl *freq; |
| 69 | |
| 70 | switch (clk->id) { |
| 71 | case GCC_QUPV3_WRAP0_S4_CLK: /*UART2*/ |
| 72 | freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s0_clk_src, rate); |
| 73 | clk_rcg_set_rate_mnd(priv->base, QUPV3_WRAP0_S4_CMD_RCGR, |
| 74 | freq->pre_div, freq->m, freq->n, freq->src, 16); |
| 75 | return 0; |
| 76 | case GCC_SDCC2_APPS_CLK: |
| 77 | /* Enable GPLL7 so we can point SDCC2_APPS_CLK_SRC RCG at it */ |
| 78 | clk_enable_gpll0(priv->base, &gpll7_clk); |
| 79 | freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate); |
| 80 | WARN(freq->src != CFG_CLK_SRC_GPLL7, "SDCC2_APPS_CLK_SRC not set to GPLL7, requested rate %lu\n", rate); |
| 81 | clk_rcg_set_rate_mnd(priv->base, SDCC2_APPS_CLK_CMD_RCGR, |
| 82 | freq->pre_div, freq->m, freq->n, freq->src, 8); |
| 83 | return freq->freq; |
| 84 | default: |
| 85 | return 0; |
| 86 | } |
| 87 | } |
| 88 | |
| 89 | /* RCG clocks */ |
| 90 | #define CMD_REG 0x0 |
| 91 | #define CFG_REG 0x4 |
| 92 | #define CMD_UPDATE BIT(0) |
| 93 | #define CMD_ROOT_EN BIT(1) |
| 94 | #define CMD_DIRTY_CFG BIT(4) |
| 95 | #define CMD_DIRTY_N BIT(5) |
| 96 | #define CMD_DIRTY_M BIT(6) |
| 97 | #define CMD_DIRTY_D BIT(7) |
| 98 | #define CMD_ROOT_OFF BIT(31) |
| 99 | |
| 100 | static int clk_rcg2_is_enabled(phys_addr_t cmd_rcgr) |
| 101 | { |
| 102 | u32 cmd = readl(cmd_rcgr + CMD_REG); |
| 103 | |
| 104 | return (cmd & CMD_ROOT_OFF) == 0; |
| 105 | } |
| 106 | |
| 107 | /* Hardcoded RCG2 clock registers */ |
| 108 | static void init_rcg2_clk(phys_addr_t base, u32 cfg) { |
| 109 | int count = 0; |
| 110 | printf("%s: base = %#llx\n", __func__, base); |
| 111 | setbits_le32(base + CFG_REG, cfg); |
| 112 | /* Leave M/N/D all 0 */ |
| 113 | /* Enable clock! */ |
| 114 | setbits_le32(base + CMD_REG, CMD_UPDATE); |
| 115 | /* Force enable?? */ |
| 116 | setbits_le32(base + CMD_REG, CMD_ROOT_EN); |
| 117 | |
| 118 | //printf("Enabled usb30_sec_master_clk_src\n"); |
| 119 | |
| 120 | for (count = 500; count > 0; count--) { |
| 121 | if (clk_rcg2_is_enabled(base)) |
| 122 | return; |
| 123 | |
| 124 | udelay(1); |
| 125 | } |
| 126 | } |
| 127 | |
| 128 | static const struct gate_clk qcm2290_clks[] = { |
| 129 | GATE_CLK(GCC_AHB2PHY_USB_CLK, 0x1d008, 0x00000001), |
| 130 | GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0x1a084, 0x00000001), |
| 131 | GATE_CLK(GCC_QUPV3_WRAP0_CORE_2X_CLK, 0x7900c, 0x00000200), |
| 132 | GATE_CLK(GCC_QUPV3_WRAP0_CORE_CLK, 0x7900c, 0x00000100), |
| 133 | GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x7900c, 0x00000400), |
| 134 | GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x7900c, 0x00000800), |
| 135 | GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x7900c, 0x00001000), |
| 136 | GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x7900c, 0x00002000), |
| 137 | GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x7900c, 0x00004000), |
| 138 | GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x7900c, 0x00008000), |
| 139 | GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x7900c, 0x00000040), |
| 140 | GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x7900c, 0x00000080), |
| 141 | GATE_CLK(GCC_SDCC1_AHB_CLK, 0x38008, 0x00000001), |
| 142 | GATE_CLK(GCC_SDCC1_APPS_CLK, 0x38004, 0x00000001), |
| 143 | GATE_CLK(GCC_SDCC1_ICE_CORE_CLK, 0x3800c, 0x00000001), |
| 144 | GATE_CLK(GCC_SDCC2_AHB_CLK, 0x1e008, 0x00000001), |
| 145 | GATE_CLK(GCC_SDCC2_APPS_CLK, 0x1e004, 0x00000001), |
| 146 | GATE_CLK(GCC_SYS_NOC_CPUSS_AHB_CLK, 0x79004, 0x00000001), |
| 147 | GATE_CLK(GCC_SYS_NOC_USB3_PRIM_AXI_CLK, 0x1a080, 0x00000001), |
| 148 | GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x1a010, 0x00000001), |
| 149 | GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x1a018, 0x00000001), |
| 150 | GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x1a014, 0x00000001), |
| 151 | GATE_CLK(GCC_USB3_PRIM_CLKREF_CLK, 0x9f000, 0x00000001), |
| 152 | GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x1a054, 0x00000001), |
| 153 | GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x1a058, 0x00000001), |
| 154 | }; |
| 155 | |
| 156 | static int qcm2290_enable(struct clk *clk) |
| 157 | { |
| 158 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
| 159 | |
| 160 | if (priv->data->num_clks < clk->id) { |
| 161 | debug("%s: unknown clk id %lu\n", __func__, clk->id); |
| 162 | return 0; |
| 163 | } |
| 164 | |
| 165 | debug("%s: clk %s\n", __func__, qcm2290_clks[clk->id].name); |
| 166 | |
| 167 | switch (clk->id) { |
| 168 | case GCC_USB30_PRIM_MASTER_CLK: |
| 169 | gdsc_enable(priv->base + USB30_PRIM_GDSCR); |
| 170 | init_rcg2_clk(priv->base + USB3_PRIM_PHY_AUX_CMD_RCGR, 0x105); // gcc_usb3_prim_phy_aux_clk_src /* SRC 0x100 (CFG_CLK_SRC_GPLL0) + DIV 5 */ |
| 171 | qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK); |
| 172 | |
| 173 | qcom_gate_clk_en(priv, GCC_USB3_PRIM_CLKREF_CLK); |
| 174 | |
| 175 | init_rcg2_clk(priv->base + 0x1a034, 1); |
| 176 | break; |
| 177 | } |
| 178 | |
| 179 | qcom_gate_clk_en(priv, clk->id); |
| 180 | |
| 181 | return 0; |
| 182 | } |
| 183 | |
| 184 | static const struct qcom_reset_map qcm2290_gcc_resets[] = { |
| 185 | [GCC_CAMSS_OPE_BCR] = { 0x55000 }, |
| 186 | [GCC_CAMSS_TFE_BCR] = { 0x52000 }, |
| 187 | [GCC_CAMSS_TOP_BCR] = { 0x58000 }, |
| 188 | [GCC_GPU_BCR] = { 0x36000 }, |
| 189 | [GCC_MMSS_BCR] = { 0x17000 }, |
| 190 | [GCC_PDM_BCR] = { 0x20000 }, |
| 191 | [GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 }, |
| 192 | [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 }, |
| 193 | [GCC_SDCC1_BCR] = { 0x38000 }, |
| 194 | [GCC_SDCC2_BCR] = { 0x1e000 }, |
| 195 | [GCC_USB30_PRIM_BCR] = { 0x1a000 }, |
| 196 | [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 }, |
| 197 | [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 }, |
| 198 | [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 }, |
| 199 | [GCC_VCODEC0_BCR] = { 0x58094 }, |
| 200 | [GCC_VENUS_BCR] = { 0x58078 }, |
| 201 | [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 }, |
| 202 | }; |
| 203 | |
| 204 | static struct msm_clk_data qcm2290_gcc_data = { |
| 205 | .resets = qcm2290_gcc_resets, |
| 206 | .num_resets = ARRAY_SIZE(qcm2290_gcc_resets), |
| 207 | .clks = qcm2290_clks, |
| 208 | .num_clks = ARRAY_SIZE(qcm2290_clks), |
| 209 | |
| 210 | .enable = qcm2290_enable, |
| 211 | .set_rate = qcm2290_set_rate, |
| 212 | }; |
| 213 | |
| 214 | |
| 215 | static const struct udevice_id gcc_qcm2290_of_match[] = { |
| 216 | { |
| 217 | .compatible = "qcom,gcc-qcm2290", |
| 218 | .data = (ulong)&qcm2290_gcc_data, |
| 219 | }, |
| 220 | { } |
| 221 | }; |
| 222 | |
| 223 | U_BOOT_DRIVER(gcc_qcm2290) = { |
| 224 | .name = "gcc_qcm2290", |
| 225 | .id = UCLASS_NOP, |
| 226 | .of_match = gcc_qcm2290_of_match, |
| 227 | .bind = qcom_cc_bind, |
| 228 | .flags = DM_FLAG_PRE_RELOC, |
| 229 | }; |