blob: 07dac8af21322b23e26f74cb5753a7da407245e7 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
stroesea20b27a2004-12-16 18:05:42 +00002 * (C) Copyright 2001-2004
wdenkc6097192002-11-03 00:24:07 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000021#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000022#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020023#undef CONFIG_CPCI405_6U /* enable this for 6U boards */
wdenkc6097192002-11-03 00:24:07 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
26
Peter Tyser3a8f28d2009-09-16 22:03:07 -050027#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenkc6097192002-11-03 00:24:07 +000028
stroesea20b27a2004-12-16 18:05:42 +000029#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000030
31#define CONFIG_BAUDRATE 9600
wdenkc6097192002-11-03 00:24:07 +000032
wdenkc6097192002-11-03 00:24:07 +000033#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000034#undef CONFIG_BOOTCOMMAND
35
36#define CONFIG_PREBOOT /* enable preboot variable */
wdenkc6097192002-11-03 00:24:07 +000037
38#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +000040
Ben Warren96e21f82008-10-27 23:50:15 -070041#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +000042#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020045#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
46
Matthias Fuchs6f35c532007-06-24 17:41:21 +020047#undef CONFIG_HAS_ETH1
wdenkc6097192002-11-03 00:24:07 +000048
49#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
50
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050051/*
52 * BOOTP options
53 */
54#define CONFIG_BOOTP_SUBNETMASK
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57#define CONFIG_BOOTP_BOOTPATH
58#define CONFIG_BOOTP_DNS
59#define CONFIG_BOOTP_DNS2
60#define CONFIG_BOOTP_SEND_HOSTNAME
stroese9919f132003-05-23 11:38:22 +000061
Jon Loeliger49cf7e82007-07-05 19:52:35 -050062/*
63 * Command line configuration.
64 */
Jon Loeliger49cf7e82007-07-05 19:52:35 -050065#define CONFIG_CMD_PCI
66#define CONFIG_CMD_IRQ
67#define CONFIG_CMD_IDE
Jon Loeliger49cf7e82007-07-05 19:52:35 -050068#define CONFIG_CMD_DATE
Jon Loeliger49cf7e82007-07-05 19:52:35 -050069#define CONFIG_CMD_BSP
70#define CONFIG_CMD_EEPROM
71
stroesea20b27a2004-12-16 18:05:42 +000072#define CONFIG_SUPPORT_VFAT
73
wdenkc837dcb2004-01-20 23:12:12 +000074#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000075
wdenkc837dcb2004-01-20 23:12:12 +000076#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000077
78/*
79 * Miscellaneous configurable options
80 */
Tom Rinic6265f72015-06-02 11:12:20 -040081#undef CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkc6097192002-11-03 00:24:07 +000082
Jon Loeliger49cf7e82007-07-05 19:52:35 -050083#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000085#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000087#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
89#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
90#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkc6097192002-11-03 00:24:07 +000093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +000095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +000098
Stefan Roese550650d2010-09-20 16:05:31 +020099#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK get_serial_clock()
103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
108#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000109
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200110#define CONFIG_CMDLINE_EDITING /* add command line history */
111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000113
wdenkc6097192002-11-03 00:24:07 +0000114/*-----------------------------------------------------------------------
115 * PCI stuff
116 *-----------------------------------------------------------------------
117 */
stroesea20b27a2004-12-16 18:05:42 +0000118#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
119#define PCI_HOST_FORCE 1 /* configure as pci host */
120#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000121
Gabor Juhos842033e2013-05-30 07:06:12 +0000122#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroesea20b27a2004-12-16 18:05:42 +0000123#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
stroesea20b27a2004-12-16 18:05:42 +0000124 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000125
stroesea20b27a2004-12-16 18:05:42 +0000126#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000127
stroesea20b27a2004-12-16 18:05:42 +0000128#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
stroesead10dd92003-02-14 11:21:23 +0000129
stroesea20b27a2004-12-16 18:05:42 +0000130#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
133#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
134#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
135#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
136#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
137#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
138#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
139#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
140#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
Matthias Fuchs468ebf12012-11-02 14:30:34 +0100141#define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000142
Matthias Fuchs82379b52009-09-07 17:00:41 +0200143#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
144
wdenkc6097192002-11-03 00:24:07 +0000145/*-----------------------------------------------------------------------
146 * IDE/ATA stuff
147 *-----------------------------------------------------------------------
148 */
wdenkc837dcb2004-01-20 23:12:12 +0000149#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
150#undef CONFIG_IDE_LED /* no led for ide supported */
wdenkc6097192002-11-03 00:24:07 +0000151#define CONFIG_IDE_RESET 1 /* reset for ide supported */
152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
154#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
157#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkc6097192002-11-03 00:24:07 +0000158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
160#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
161#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
wdenkc6097192002-11-03 00:24:07 +0000162
163/*-----------------------------------------------------------------------
164 * Start addresses for the final memory configuration
165 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_SDRAM_BASE 0x00000000
169#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
171#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
172#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000173
Matthias Fuchs3ba605d2009-01-02 12:18:49 +0100174#define CONFIG_PRAM 0 /* use pram variable to overwrite */
175
wdenkc6097192002-11-03 00:24:07 +0000176/*
177 * For booting Linux, the board info and command line data
178 * have to be in the first 8 MB of memory, since this is
179 * the maximum mapped by the Linux kernel during initialization.
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200182
wdenkc6097192002-11-03 00:24:07 +0000183/*-----------------------------------------------------------------------
184 * FLASH organization
185 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
190#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
193#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
194#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000195/*
196 * The following defines are added for buggy IOP480 byte interface.
197 * All other boards should use the standard values (CPCI405 etc.)
198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
200#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
201#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000204
wdenkc6097192002-11-03 00:24:07 +0000205#if 0 /* Use NVRAM for environment variables */
206/*-----------------------------------------------------------------------
207 * NVRAM organization
208 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200209#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200210#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
211#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
wdenkc6097192002-11-03 00:24:07 +0000213
214#else /* Use EEPROM for environment variables */
215
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200216#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200217#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
218#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000219 /* total size of a CAT24WC16 is 2048 bytes */
wdenkc6097192002-11-03 00:24:07 +0000220#endif
221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
223#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
224#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
wdenkc6097192002-11-03 00:24:07 +0000225
226/*-----------------------------------------------------------------------
227 * I2C EEPROM (CAT24WC16) for environment
228 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_PPC4XX
231#define CONFIG_SYS_I2C_PPC4XX_CH0
232#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
233#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
236#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000237/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
239#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkc6097192002-11-03 00:24:07 +0000240 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000241 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000243
wdenkc6097192002-11-03 00:24:07 +0000244/*
245 * Init Memory Controller:
246 *
247 * BR0/1 and OR0/1 (FLASH)
248 */
249
250#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
251#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
252
253/*-----------------------------------------------------------------------
254 * External Bus Controller (EBC) Setup
255 */
256
wdenkc837dcb2004-01-20 23:12:12 +0000257/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_EBC_PB0AP 0x92015480
259#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000260
wdenkc837dcb2004-01-20 23:12:12 +0000261/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_EBC_PB1AP 0x92015480
263#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000264
wdenkc837dcb2004-01-20 23:12:12 +0000265/* Memory Bank 2 (CAN0, 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
267#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
268#define CONFIG_SYS_LED_ADDR 0xF0000380
wdenkc6097192002-11-03 00:24:07 +0000269
wdenkc837dcb2004-01-20 23:12:12 +0000270/* Memory Bank 3 (CompactFlash IDE) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
272#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000273
wdenkc837dcb2004-01-20 23:12:12 +0000274/* Memory Bank 4 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
276#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
277#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000278
wdenkc837dcb2004-01-20 23:12:12 +0000279/* Memory Bank 5 (optional Quart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
281#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000282
wdenkc837dcb2004-01-20 23:12:12 +0000283/* Memory Bank 6 (FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
285#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
286#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
wdenkc6097192002-11-03 00:24:07 +0000287
288/*-----------------------------------------------------------------------
289 * FPGA stuff
290 */
291/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_FPGA_MODE 0x00
293#define CONFIG_SYS_FPGA_STATUS 0x02
294#define CONFIG_SYS_FPGA_TS 0x04
295#define CONFIG_SYS_FPGA_TS_LOW 0x06
296#define CONFIG_SYS_FPGA_TS_CAP0 0x10
297#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
298#define CONFIG_SYS_FPGA_TS_CAP1 0x14
299#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
300#define CONFIG_SYS_FPGA_TS_CAP2 0x18
301#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
302#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
303#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenkc6097192002-11-03 00:24:07 +0000304
305/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
307#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
308#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
309#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
310#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
311#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenkc6097192002-11-03 00:24:07 +0000312
313/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
315#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
316#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
317#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
318#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenkc6097192002-11-03 00:24:07 +0000319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
321#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
wdenkc6097192002-11-03 00:24:07 +0000322
323/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
325#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
326#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
327#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
328#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenkc6097192002-11-03 00:24:07 +0000329
330/*-----------------------------------------------------------------------
331 * Definitions for initial stack pointer and data area (in data cache)
332 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
wdenkc6097192002-11-03 00:24:07 +0000334
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200336#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200337#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000339
wdenkc6097192002-11-03 00:24:07 +0000340#endif /* __CONFIG_H */