blob: e5d60fbf3c09bee70407bfc11f8f700ec3288f18 [file] [log] [blame]
Dirk Eibachb9944a72013-06-26 15:55:17 +02001/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Dirk Eibachb9944a72013-06-26 15:55:17 +020029#ifdef CONFIG_SDCARD
30#define CONFIG_RAMBOOT_SDCARD
31#endif
32
33#ifdef CONFIG_SPIFLASH
34#define CONFIG_RAMBOOT_SPIFLASH
35#endif
36
37/* High Level Configuration Options */
Dirk Eibachb9944a72013-06-26 15:55:17 +020038#define CONFIG_CONTROLCENTERD
39#define CONFIG_MP /* support multiple processors */
40
41#define CONFIG_SYS_NO_FLASH
42#define CONFIG_ENABLE_36BIT_PHYS
Dirk Eibachb9944a72013-06-26 15:55:17 +020043
Dirk Eibachb9944a72013-06-26 15:55:17 +020044#ifdef CONFIG_PHYS_64BIT
45#define CONFIG_ADDR_MAP
46#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
47#endif
48
49#define CONFIG_L2_CACHE
50#define CONFIG_BTB
51
52#define CONFIG_SYS_CLK_FREQ 66666600
53#define CONFIG_DDR_CLK_FREQ 66666600
54
55#define CONFIG_SYS_RAMBOOT
56
57#ifdef CONFIG_TRAILBLAZER
58
59#define CONFIG_SYS_TEXT_BASE 0xf8fc0000
60#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
61#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
62
63/*
64 * Config the L2 Cache
65 */
66#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
67#ifdef CONFIG_PHYS_64BIT
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
69#else
70#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
71#endif
72#define CONFIG_SYS_L2_SIZE (256 << 10)
73#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
74
75#else /* CONFIG_TRAILBLAZER */
76
77#define CONFIG_SYS_TEXT_BASE 0x11000000
78#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
79#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
80
81#endif /* CONFIG_TRAILBLAZER */
82
83#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
84#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
85
Dirk Eibachb9944a72013-06-26 15:55:17 +020086/*
87 * Memory map
88 *
89 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
90 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
91 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
92 *
93 * Localbus non-cacheable
94 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
95 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
96 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
97 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
98 */
99
100#define CONFIG_SYS_INIT_RAM_LOCK
101#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
102#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
103#define CONFIG_SYS_GBL_DATA_OFFSET \
104 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
105#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
106
107#ifdef CONFIG_TRAILBLAZER
108/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
109#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
110#else
111#define CONFIG_SYS_CCSRBAR 0xffe00000
112#endif
113#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
114#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
115
116/*
117 * DDR Setup
118 */
119
120#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
122#define CONFIG_SYS_SDRAM_SIZE 1024
123#define CONFIG_VERY_BIG_RAM
124
Dirk Eibachb9944a72013-06-26 15:55:17 +0200125#define CONFIG_DIMM_SLOTS_PER_CTLR 1
126#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
127
128#define CONFIG_SYS_MEMTEST_START 0x00000000
129#define CONFIG_SYS_MEMTEST_END 0x3fffffff
130
131#ifdef CONFIG_TRAILBLAZER
132#define CONFIG_SPD_EEPROM
133#define SPD_EEPROM_ADDRESS 0x52
134/*#define CONFIG_FSL_DDR_INTERACTIVE*/
135#endif
136
137/*
138 * Local Bus Definitions
139 */
140#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
141
142#define CONFIG_SYS_ELBC_BASE 0xe0000000
143#ifdef CONFIG_PHYS_64BIT
144#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
145#else
146#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
147#endif
148
149#define CONFIG_UART_BR_PRELIM \
150 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
151#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
152
153#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
154#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
155
156#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
157#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
158
159/*
160 * Serial Port
161 */
162#define CONFIG_CONS_INDEX 2
Dirk Eibachb9944a72013-06-26 15:55:17 +0200163#define CONFIG_SYS_NS16550_SERIAL
164#define CONFIG_SYS_NS16550_REG_SIZE 1
165#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
166
167#define CONFIG_SYS_BAUDRATE_TABLE \
168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
170#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
171#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
172
173/*
174 * I2C
175 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200176#define CONFIG_SYS_I2C
177#define CONFIG_SYS_I2C_FSL
178#define CONFIG_SYS_FSL_I2C_SPEED 400000
179#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
180#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
181#define CONFIG_SYS_FSL_I2C2_SPEED 400000
182#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
183#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Dirk Eibach5568fb42014-07-03 09:28:21 +0200184
185#ifndef CONFIG_TRAILBLAZER
Dirk Eibach5568fb42014-07-03 09:28:21 +0200186#endif
Dirk Eibachb9944a72013-06-26 15:55:17 +0200187
188#define CONFIG_PCA9698 /* NXP PCA9698 */
189
190#define CONFIG_CMD_EEPROM
191#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
192#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
193
194#ifndef CONFIG_TRAILBLAZER
195/*
196 * eSPI - Enhanced SPI
197 */
198#define CONFIG_HARD_SPI
Dirk Eibachb9944a72013-06-26 15:55:17 +0200199
Dirk Eibachb9944a72013-06-26 15:55:17 +0200200#define CONFIG_SF_DEFAULT_SPEED 10000000
201#define CONFIG_SF_DEFAULT_MODE 0
202#endif
203
Dirk Eibachb9944a72013-06-26 15:55:17 +0200204#define CONFIG_SHA1
Dirk Eibachb9944a72013-06-26 15:55:17 +0200205
206/*
207 * MMC
208 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200209#define CONFIG_FSL_ESDHC
210#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
211
Dirk Eibachb9944a72013-06-26 15:55:17 +0200212#ifndef CONFIG_TRAILBLAZER
213
214/*
215 * Video
216 */
217#define CONFIG_FSL_DIU_FB
218#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Dirk Eibachb9944a72013-06-26 15:55:17 +0200219#define CONFIG_CMD_BMP
220
221/*
222 * General PCI
223 * Memory space is mapped 1-1, but I/O space must start from 0.
224 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400225#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200226#define CONFIG_PCI_INDIRECT_BRIDGE
Dirk Eibachb9944a72013-06-26 15:55:17 +0200227#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
228#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
229#define CONFIG_CMD_PCI
230
231#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
232#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
233
234#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
235#ifdef CONFIG_PHYS_64BIT
236#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
237#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
238#else
239#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
240#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
241#endif
242#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
243#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
244#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
245#ifdef CONFIG_PHYS_64BIT
246#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
247#else
248#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
249#endif
250#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
251
252/*
253 * SATA
254 */
255#define CONFIG_LIBATA
256#define CONFIG_LBA48
257#define CONFIG_CMD_SATA
258
259#define CONFIG_FSL_SATA
260#define CONFIG_SYS_SATA_MAX_DEVICE 2
261#define CONFIG_SATA1
262#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
263#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
264#define CONFIG_SATA2
265#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
266#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
267
268/*
269 * Ethernet
270 */
271#define CONFIG_TSEC_ENET
272
273#define CONFIG_TSECV2
274
275#define CONFIG_MII /* MII PHY management */
276#define CONFIG_TSEC1 1
277#define CONFIG_TSEC1_NAME "eTSEC1"
278#define CONFIG_TSEC2 1
279#define CONFIG_TSEC2_NAME "eTSEC2"
280
281#define TSEC1_PHY_ADDR 0
282#define TSEC2_PHY_ADDR 1
283
284#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
285#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
286
287#define TSEC1_PHYIDX 0
288#define TSEC2_PHYIDX 0
289
290#define CONFIG_ETHPRIME "eTSEC1"
291
292#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
293
294/*
295 * USB
296 */
297#define CONFIG_USB_EHCI
Dirk Eibachb9944a72013-06-26 15:55:17 +0200298
299#define CONFIG_HAS_FSL_DR_USB
300#define CONFIG_USB_EHCI_FSL
301#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
302
303#endif /* CONFIG_TRAILBLAZER */
304
305/*
306 * Environment
307 */
308#if defined(CONFIG_TRAILBLAZER)
309#define CONFIG_ENV_IS_NOWHERE
310#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200311#elif defined(CONFIG_RAMBOOT_SPIFLASH)
312#define CONFIG_ENV_IS_IN_SPI_FLASH
313#define CONFIG_ENV_SPI_BUS 0
314#define CONFIG_ENV_SPI_CS 0
315#define CONFIG_ENV_SPI_MAX_HZ 10000000
316#define CONFIG_ENV_SPI_MODE 0
317#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
318#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
319#define CONFIG_ENV_SECT_SIZE 0x10000
320#elif defined(CONFIG_RAMBOOT_SDCARD)
321#define CONFIG_ENV_IS_IN_MMC
322#define CONFIG_FSL_FIXED_MMC_LOCATION
323#define CONFIG_ENV_SIZE 0x2000
324#define CONFIG_SYS_MMC_ENV_DEV 0
325#endif
326
327#define CONFIG_SYS_EXTRA_ENV_RELOC
328
Dirk Eibachb9944a72013-06-26 15:55:17 +0200329/*
330 * Command line configuration.
331 */
332#ifndef CONFIG_TRAILBLAZER
Dirk Eibachb9944a72013-06-26 15:55:17 +0200333#define CONFIG_SYS_LONGHELP
334#define CONFIG_CMDLINE_EDITING /* Command-line editing */
335#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
336#endif /* CONFIG_TRAILBLAZER */
337
338#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200339#ifdef CONFIG_CMD_KGDB
340#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
341#else
342#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
343#endif
344/* Print Buffer Size */
345#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
346#define CONFIG_SYS_MAXARGS 16
347#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
348
Dirk Eibachb9944a72013-06-26 15:55:17 +0200349#ifndef CONFIG_TRAILBLAZER
350
Dirk Eibachb9944a72013-06-26 15:55:17 +0200351#define CONFIG_CMD_ERRATA
Dirk Eibachb9944a72013-06-26 15:55:17 +0200352#define CONFIG_CMD_IRQ
Dirk Eibachb9944a72013-06-26 15:55:17 +0200353#define CONFIG_CMD_REGINFO
354
355/*
356 * Board initialisation callbacks
357 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200358#define CONFIG_BOARD_EARLY_INIT_R
359#define CONFIG_MISC_INIT_R
360#define CONFIG_LAST_STAGE_INIT
361
Dirk Eibachb9944a72013-06-26 15:55:17 +0200362#else /* CONFIG_TRAILBLAZER */
363
Dirk Eibachb9944a72013-06-26 15:55:17 +0200364#define CONFIG_BOARD_EARLY_INIT_R
365#define CONFIG_LAST_STAGE_INIT
Dirk Eibachb9944a72013-06-26 15:55:17 +0200366
367#endif /* CONFIG_TRAILBLAZER */
368
369/*
370 * Miscellaneous configurable options
371 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200372#define CONFIG_HW_WATCHDOG
373#define CONFIG_LOADS_ECHO
374#define CONFIG_SYS_LOADS_BAUD_CHANGE
Dirk Eibachb9944a72013-06-26 15:55:17 +0200375
376/*
377 * For booting Linux, the board info and command line data
378 * have to be in the first 64 MB of memory, since this is
379 * the maximum mapped by the Linux kernel during initialization.
380 */
381#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
382#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
383
384/*
385 * Environment Configuration
386 */
387
388#ifdef CONFIG_TRAILBLAZER
389
Dirk Eibachb9944a72013-06-26 15:55:17 +0200390#define CONFIG_BAUDRATE 115200
391
392#define CONFIG_EXTRA_ENV_SETTINGS \
393 "mp_holdoff=1\0"
394
395#else
396
397#define CONFIG_HOSTNAME controlcenterd
398#define CONFIG_ROOTPATH "/opt/nfsroot"
399#define CONFIG_BOOTFILE "uImage"
400#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
401
402#define CONFIG_LOADADDR 1000000
403
Dirk Eibachb9944a72013-06-26 15:55:17 +0200404
405#define CONFIG_BAUDRATE 115200
406
407#define CONFIG_EXTRA_ENV_SETTINGS \
408 "netdev=eth0\0" \
409 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
410 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
411 "tftpflash=tftpboot $loadaddr $uboot && " \
412 "protect off $ubootaddr +$filesize && " \
413 "erase $ubootaddr +$filesize && " \
414 "cp.b $loadaddr $ubootaddr $filesize && " \
415 "protect on $ubootaddr +$filesize && " \
416 "cmp.b $loadaddr $ubootaddr $filesize\0" \
417 "consoledev=ttyS1\0" \
418 "ramdiskaddr=2000000\0" \
419 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500420 "fdtaddr=1e00000\0" \
Dirk Eibachb9944a72013-06-26 15:55:17 +0200421 "fdtfile=controlcenterd.dtb\0" \
422 "bdev=sda3\0"
423
424/* these are used and NUL-terminated in env_default.h */
425#define CONFIG_NFSBOOTCOMMAND \
426 "setenv bootargs root=/dev/nfs rw " \
427 "nfsroot=$serverip:$rootpath " \
428 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
429 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
430 "tftp $loadaddr $bootfile;" \
431 "tftp $fdtaddr $fdtfile;" \
432 "bootm $loadaddr - $fdtaddr"
433
434#define CONFIG_RAMBOOTCOMMAND \
435 "setenv bootargs root=/dev/ram rw " \
436 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
437 "tftp $ramdiskaddr $ramdiskfile;" \
438 "tftp $loadaddr $bootfile;" \
439 "tftp $fdtaddr $fdtfile;" \
440 "bootm $loadaddr $ramdiskaddr $fdtaddr"
441
442#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
443
444#endif /* CONFIG_TRAILBLAZER */
445
446#endif