blob: 212b3623325d4ebda9aa797457de6547e031e601 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +01002/*
3 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
4 * Copyright (C) 2010 Freescale Semiconductor, Inc.
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +01005 */
6
7#include <common.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -06008#include <log.h>
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +01009#include <usb.h>
10#include <errno.h>
11#include <linux/compiler.h>
Simon Glassc05ed002020-05-10 11:40:11 -060012#include <linux/delay.h>
Mateusz Kulikowskie162c6b2016-03-31 23:12:23 +020013#include <usb/ehci-ci.h>
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010014#include <asm/io.h>
15#include <asm/arch/imx-regs.h>
16#include <asm/arch/clock.h>
Lukasz Majewski22988762019-04-04 12:26:52 +020017#include <dm.h>
18#include <power/regulator.h>
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010019
20#include "ehci.h"
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010021
22#define MX5_USBOTHER_REGS_OFFSET 0x800
23
24
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000025#define MXC_OTG_OFFSET 0
26#define MXC_H1_OFFSET 0x200
27#define MXC_H2_OFFSET 0x400
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000028#define MXC_H3_OFFSET 0x600
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010029
30#define MXC_USBCTRL_OFFSET 0
31#define MXC_USB_PHY_CTR_FUNC_OFFSET 0x8
32#define MXC_USB_PHY_CTR_FUNC2_OFFSET 0xc
33#define MXC_USB_CTRL_1_OFFSET 0x10
34#define MXC_USBH2CTRL_OFFSET 0x14
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000035#define MXC_USBH3CTRL_OFFSET 0x18
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010036
37/* USB_CTRL */
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000038/* OTG wakeup intr enable */
39#define MXC_OTG_UCTRL_OWIE_BIT (1 << 27)
40/* OTG power mask */
41#define MXC_OTG_UCTRL_OPM_BIT (1 << 24)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000042/* OTG power pin polarity */
43#define MXC_OTG_UCTRL_O_PWR_POL_BIT (1 << 24)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000044/* Host1 ULPI interrupt enable */
45#define MXC_H1_UCTRL_H1UIE_BIT (1 << 12)
46/* HOST1 wakeup intr enable */
47#define MXC_H1_UCTRL_H1WIE_BIT (1 << 11)
48/* HOST1 power mask */
49#define MXC_H1_UCTRL_H1PM_BIT (1 << 8)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000050/* HOST1 power pin polarity */
51#define MXC_H1_UCTRL_H1_PWR_POL_BIT (1 << 8)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010052
53/* USB_PHY_CTRL_FUNC */
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000054/* OTG Polarity of Overcurrent */
55#define MXC_OTG_PHYCTRL_OC_POL_BIT (1 << 9)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000056/* OTG Disable Overcurrent Event */
57#define MXC_OTG_PHYCTRL_OC_DIS_BIT (1 << 8)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000058/* UH1 Polarity of Overcurrent */
59#define MXC_H1_OC_POL_BIT (1 << 6)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000060/* UH1 Disable Overcurrent Event */
61#define MXC_H1_OC_DIS_BIT (1 << 5)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000062/* OTG Power Pin Polarity */
63#define MXC_OTG_PHYCTRL_PWR_POL_BIT (1 << 3)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010064
65/* USBH2CTRL */
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000066#define MXC_H2_UCTRL_H2_OC_POL_BIT (1 << 31)
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000067#define MXC_H2_UCTRL_H2_OC_DIS_BIT (1 << 30)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000068#define MXC_H2_UCTRL_H2UIE_BIT (1 << 8)
69#define MXC_H2_UCTRL_H2WIE_BIT (1 << 7)
70#define MXC_H2_UCTRL_H2PM_BIT (1 << 4)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000071#define MXC_H2_UCTRL_H2_PWR_POL_BIT (1 << 4)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010072
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000073/* USBH3CTRL */
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000074#define MXC_H3_UCTRL_H3_OC_POL_BIT (1 << 31)
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000075#define MXC_H3_UCTRL_H3_OC_DIS_BIT (1 << 30)
76#define MXC_H3_UCTRL_H3UIE_BIT (1 << 8)
77#define MXC_H3_UCTRL_H3WIE_BIT (1 << 7)
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000078#define MXC_H3_UCTRL_H3_PWR_POL_BIT (1 << 4)
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +000079
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010080/* USB_CTRL_1 */
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +000081#define MXC_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010082
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +010083int mxc_set_usbcontrol(int port, unsigned int flags)
84{
85 unsigned int v;
86 void __iomem *usb_base = (void __iomem *)OTG_BASE_ADDR;
87 void __iomem *usbother_base;
88 int ret = 0;
89
90 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
91
92 switch (port) {
93 case 0: /* OTG port */
94 if (flags & MXC_EHCI_INTERNAL_PHY) {
95 v = __raw_readl(usbother_base +
96 MXC_USB_PHY_CTR_FUNC_OFFSET);
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +000097 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
98 v |= MXC_OTG_PHYCTRL_OC_POL_BIT;
99 else
100 v &= ~MXC_OTG_PHYCTRL_OC_POL_BIT;
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100101 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100102 /* OC/USBPWR is used */
103 v &= ~MXC_OTG_PHYCTRL_OC_DIS_BIT;
Benoît Thébaudeau7d424322012-11-13 09:56:30 +0000104 else
105 /* OC/USBPWR is not used */
106 v |= MXC_OTG_PHYCTRL_OC_DIS_BIT;
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000107#ifdef CONFIG_MX51
108 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
109 v |= MXC_OTG_PHYCTRL_PWR_POL_BIT;
110 else
111 v &= ~MXC_OTG_PHYCTRL_PWR_POL_BIT;
112#endif
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100113 __raw_writel(v, usbother_base +
114 MXC_USB_PHY_CTR_FUNC_OFFSET);
115
116 v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000117#ifdef CONFIG_MX51
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100118 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100119 v &= ~MXC_OTG_UCTRL_OPM_BIT;
Benoît Thébaudeau394c00d2012-11-13 09:56:44 +0000120 else
121 v |= MXC_OTG_UCTRL_OPM_BIT;
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000122#endif
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000123#ifdef CONFIG_MX53
124 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
125 v |= MXC_OTG_UCTRL_O_PWR_POL_BIT;
126 else
127 v &= ~MXC_OTG_UCTRL_O_PWR_POL_BIT;
128#endif
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100129 __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
130 }
131 break;
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +0000132 case 1: /* Host 1 ULPI */
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100133#ifdef CONFIG_MX51
134 /* The clock for the USBH1 ULPI port will come externally
135 from the PHY. */
136 v = __raw_readl(usbother_base + MXC_USB_CTRL_1_OFFSET);
137 __raw_writel(v | MXC_USB_CTRL_UH1_EXT_CLK_EN, usbother_base +
138 MXC_USB_CTRL_1_OFFSET);
139#endif
140
141 v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000142#ifdef CONFIG_MX51
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100143 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +0000144 v &= ~MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask unused */
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100145 else
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +0000146 v |= MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask used */
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000147#endif
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000148#ifdef CONFIG_MX53
149 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
150 v |= MXC_H1_UCTRL_H1_PWR_POL_BIT;
151 else
152 v &= ~MXC_H1_UCTRL_H1_PWR_POL_BIT;
153#endif
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100154 __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
155
156 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000157 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
158 v |= MXC_H1_OC_POL_BIT;
159 else
160 v &= ~MXC_H1_OC_POL_BIT;
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100161 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
162 v &= ~MXC_H1_OC_DIS_BIT; /* OC is used */
163 else
164 v |= MXC_H1_OC_DIS_BIT; /* OC is not used */
165 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
166
167 break;
168 case 2: /* Host 2 ULPI */
169 v = __raw_readl(usbother_base + MXC_USBH2CTRL_OFFSET);
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000170#ifdef CONFIG_MX51
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100171 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +0000172 v &= ~MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask unused */
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100173 else
Benoît Thébaudeaubdc52022012-11-13 09:56:15 +0000174 v |= MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask used */
Benoît Thébaudeau661052f2012-11-13 09:56:59 +0000175#endif
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000176#ifdef CONFIG_MX53
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000177 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
178 v |= MXC_H2_UCTRL_H2_OC_POL_BIT;
179 else
180 v &= ~MXC_H2_UCTRL_H2_OC_POL_BIT;
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000181 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
182 v &= ~MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is used */
183 else
184 v |= MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is not used */
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000185 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
186 v |= MXC_H2_UCTRL_H2_PWR_POL_BIT;
187 else
188 v &= ~MXC_H2_UCTRL_H2_PWR_POL_BIT;
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000189#endif
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100190 __raw_writel(v, usbother_base + MXC_USBH2CTRL_OFFSET);
191 break;
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000192#ifdef CONFIG_MX53
193 case 3: /* Host 3 ULPI */
194 v = __raw_readl(usbother_base + MXC_USBH3CTRL_OFFSET);
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000195 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
196 v |= MXC_H3_UCTRL_H3_OC_POL_BIT;
197 else
198 v &= ~MXC_H3_UCTRL_H3_OC_POL_BIT;
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000199 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
200 v &= ~MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is used */
201 else
202 v |= MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is not used */
Benoît Thébaudeau31ac2d02012-11-13 09:57:27 +0000203 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
204 v |= MXC_H3_UCTRL_H3_PWR_POL_BIT;
205 else
206 v &= ~MXC_H3_UCTRL_H3_PWR_POL_BIT;
Benoît Thébaudeau2cfe0b82012-11-13 09:57:14 +0000207 __raw_writel(v, usbother_base + MXC_USBH3CTRL_OFFSET);
208 break;
209#endif
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100210 }
211
212 return ret;
213}
214
Benoît Thébaudeauf22e4fa2012-11-13 09:58:35 +0000215int __weak board_ehci_hcd_init(int port)
Marek Vasut1b80f272011-11-24 05:14:00 +0100216{
Benoît Thébaudeauf22e4fa2012-11-13 09:58:35 +0000217 return 0;
Marek Vasut1b80f272011-11-24 05:14:00 +0100218}
219
Benoît Thébaudeauf22e4fa2012-11-13 09:58:35 +0000220void __weak board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
221{
222}
Marek Vasut1b80f272011-11-24 05:14:00 +0100223
Simon Glassdeb85082015-03-25 12:22:27 -0600224__weak void mx5_ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
225 uint32_t *reg)
226{
227 mdelay(50);
228}
229
Lukasz Majewski22988762019-04-04 12:26:52 +0200230#if !CONFIG_IS_ENABLED(DM_USB)
Simon Glassdeb85082015-03-25 12:22:27 -0600231static const struct ehci_ops mx5_ehci_ops = {
232 .powerup_fixup = mx5_ehci_powerup_fixup,
233};
234
Troy Kisky127efc42013-10-10 15:27:57 -0700235int ehci_hcd_init(int index, enum usb_init_type init,
236 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100237{
238 struct usb_ehci *ehci;
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100239
Simon Glassdeb85082015-03-25 12:22:27 -0600240 /* The only user for this is efikamx-usb */
241 ehci_set_controller_priv(index, NULL, &mx5_ehci_ops);
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100242 set_usboh3_clk();
Fabio Estevam76b6b192013-07-26 13:54:28 -0300243 enable_usboh3_clk(true);
Benoît Thébaudeau414e1662012-09-28 07:09:03 +0000244 set_usb_phy_clk();
Fabio Estevam76b6b192013-07-26 13:54:28 -0300245 enable_usb_phy1_clk(true);
246 enable_usb_phy2_clk(true);
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100247 mdelay(1);
248
Marek Vasut1b80f272011-11-24 05:14:00 +0100249 /* Do board specific initialization */
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100250 board_ehci_hcd_init(CONFIG_MXC_USB_PORT);
251
252 ehci = (struct usb_ehci *)(OTG_BASE_ADDR +
253 (0x200 * CONFIG_MXC_USB_PORT));
Lucas Stach676ae062012-09-26 00:14:35 +0200254 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
255 *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
256 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100257 setbits_le32(&ehci->usbmode, CM_HOST);
258
259 __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
260 setbits_le32(&ehci->portsc, USB_EN);
261
262 mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100263 mdelay(10);
264
Marek Vasut1b80f272011-11-24 05:14:00 +0100265 /* Do board specific post-initialization */
266 board_ehci_hcd_postinit(ehci, CONFIG_MXC_USB_PORT);
267
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100268 return 0;
269}
270
Lucas Stach676ae062012-09-26 00:14:35 +0200271int ehci_hcd_stop(int index)
Wolfgang Grandegger1ca56202011-11-11 14:03:36 +0100272{
273 return 0;
274}
Lukasz Majewski22988762019-04-04 12:26:52 +0200275#else /* CONFIG_IS_ENABLED(DM_USB) */
276struct ehci_mx5_priv_data {
277 struct ehci_ctrl ctrl;
278 struct usb_ehci *ehci;
279 struct udevice *vbus_supply;
280 enum usb_init_type init_type;
281 int portnr;
282};
283
284static const struct ehci_ops mx5_ehci_ops = {
285 .powerup_fixup = mx5_ehci_powerup_fixup,
286};
287
288static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
289{
290 struct usb_platdata *plat = dev_get_platdata(dev);
291 const char *mode;
292
293 mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "dr_mode", NULL);
294 if (mode) {
295 if (strcmp(mode, "peripheral") == 0)
296 plat->init_type = USB_INIT_DEVICE;
297 else if (strcmp(mode, "host") == 0)
298 plat->init_type = USB_INIT_HOST;
299 else
300 return -EINVAL;
301 }
302
303 return 0;
304}
305
306static int ehci_usb_probe(struct udevice *dev)
307{
308 struct usb_platdata *plat = dev_get_platdata(dev);
309 struct usb_ehci *ehci = (struct usb_ehci *)devfdt_get_addr(dev);
310 struct ehci_mx5_priv_data *priv = dev_get_priv(dev);
311 enum usb_init_type type = plat->init_type;
312 struct ehci_hccr *hccr;
313 struct ehci_hcor *hcor;
314 int ret;
315
316 set_usboh3_clk();
317 enable_usboh3_clk(true);
318 set_usb_phy_clk();
319 enable_usb_phy1_clk(true);
320 enable_usb_phy2_clk(true);
321 mdelay(1);
322
323 priv->ehci = ehci;
324 priv->portnr = dev->seq;
325 priv->init_type = type;
326
327 ret = device_get_supply_regulator(dev, "vbus-supply",
328 &priv->vbus_supply);
329 if (ret)
330 debug("%s: No vbus supply\n", dev->name);
331
332 if (!ret && priv->vbus_supply) {
333 ret = regulator_set_enable(priv->vbus_supply,
334 (type == USB_INIT_DEVICE) ?
335 false : true);
336 if (ret) {
337 puts("Error enabling VBUS supply\n");
338 return ret;
339 }
340 }
341
342 hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
343 hcor = (struct ehci_hcor *)((uint32_t)hccr +
344 HC_LENGTH(ehci_readl(&(hccr)->cr_capbase)));
345 setbits_le32(&ehci->usbmode, CM_HOST);
346
347 __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
348 setbits_le32(&ehci->portsc, USB_EN);
349
350 mxc_set_usbcontrol(priv->portnr, CONFIG_MXC_USB_FLAGS);
351 mdelay(10);
352
353 return ehci_register(dev, hccr, hcor, &mx5_ehci_ops, 0,
354 priv->init_type);
355}
356
357static const struct udevice_id mx5_usb_ids[] = {
358 { .compatible = "fsl,imx53-usb" },
359 { }
360};
361
362U_BOOT_DRIVER(usb_mx5) = {
363 .name = "ehci_mx5",
364 .id = UCLASS_USB,
365 .of_match = mx5_usb_ids,
366 .ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
367 .probe = ehci_usb_probe,
368 .remove = ehci_deregister,
369 .ops = &ehci_usb_ops,
370 .platdata_auto_alloc_size = sizeof(struct usb_platdata),
371 .priv_auto_alloc_size = sizeof(struct ehci_mx5_priv_data),
372 .flags = DM_FLAG_ALLOC_PRIV_DMA,
373};
374#endif /* !CONFIG_IS_ENABLED(DM_USB) */