blob: 131c83224260e4472cec9220bc5b7cd9eafe547c [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8540ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8540 1 /* MPC8540 specific */
42#define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
wdenk42d1f032003-10-15 23:53:47 +000043
Jon Loeliger288693a2005-07-25 12:14:54 -050044#ifndef CONFIG_HAS_FEC
45#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
46#endif
47
wdenk0ac6f8b2004-07-09 23:27:13 +000048#define CONFIG_PCI
49#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000050#define CONFIG_ENV_OVERWRITE
wdenk0ac6f8b2004-07-09 23:27:13 +000051#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk0ac6f8b2004-07-09 23:27:13 +000052#define CONFIG_DDR_DLL /* possible DLL fix needed */
53#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
wdenk42d1f032003-10-15 23:53:47 +000054
Jon Loeligerd9b94f22005-07-25 14:05:07 -050055#define CONFIG_DDR_ECC /* only for ECC DDR module */
56#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
57
wdenk42d1f032003-10-15 23:53:47 +000058
wdenk0ac6f8b2004-07-09 23:27:13 +000059/*
60 * sysclk for MPC85xx
61 *
62 * Two valid values are:
63 * 33000000
64 * 66000000
65 *
66 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000067 * is likely the desired value here, so that is now the default.
68 * The board, however, can run at 66MHz. In any event, this value
69 * must match the settings of some switches. Details can be found
70 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000071 */
72
wdenk9aea9532004-08-01 23:02:45 +000073#ifndef CONFIG_SYS_CLK_FREQ
74#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000075#endif
76
wdenk9aea9532004-08-01 23:02:45 +000077
wdenk0ac6f8b2004-07-09 23:27:13 +000078/*
79 * These can be toggled for performance analysis, otherwise use default.
80 */
81#define CONFIG_L2_CACHE /* toggle L2 cache */
82#define CONFIG_BTB /* toggle branch predition */
83#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
wdenk42d1f032003-10-15 23:53:47 +000084
wdenk0ac6f8b2004-07-09 23:27:13 +000085#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
wdenk42d1f032003-10-15 23:53:47 +000086
wdenk0ac6f8b2004-07-09 23:27:13 +000087#undef CFG_DRAM_TEST /* memory test, takes time */
88#define CFG_MEMTEST_START 0x00200000 /* memtest region */
wdenk42d1f032003-10-15 23:53:47 +000089#define CFG_MEMTEST_END 0x00400000
90
wdenk42d1f032003-10-15 23:53:47 +000091
92/*
93 * Base addresses -- Note these are effective addresses where the
94 * actual resources get mapped (not physical addresses)
95 */
wdenk0ac6f8b2004-07-09 23:27:13 +000096#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
97#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
98#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000099
wdenk9aea9532004-08-01 23:02:45 +0000100
101/*
102 * DDR Setup
103 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000104#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
wdenk42d1f032003-10-15 23:53:47 +0000105#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000106
107#if defined(CONFIG_SPD_EEPROM)
108 /*
109 * Determine DDR configuration from I2C interface.
110 */
111 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
112
113#else
114 /*
115 * Manually set up DDR parameters
116 */
117 #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
118 #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
119 #define CFG_DDR_CS0_CONFIG 0x80000002
120 #define CFG_DDR_TIMING_1 0x37344321
121 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
122 #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
123 #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
124 #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
125#endif
126
wdenk42d1f032003-10-15 23:53:47 +0000127
wdenk0ac6f8b2004-07-09 23:27:13 +0000128/*
129 * SDRAM on the Local Bus
130 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000131#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
wdenk0ac6f8b2004-07-09 23:27:13 +0000132#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000133
wdenk0ac6f8b2004-07-09 23:27:13 +0000134#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
135#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000136
wdenk0ac6f8b2004-07-09 23:27:13 +0000137#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
138#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
139#define CFG_MAX_FLASH_SECT 64 /* sectors per device */
wdenk42d1f032003-10-15 23:53:47 +0000140#undef CFG_FLASH_CHECKSUM
wdenk0ac6f8b2004-07-09 23:27:13 +0000141#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
142#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000143
wdenk0ac6f8b2004-07-09 23:27:13 +0000144#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
145
wdenk42d1f032003-10-15 23:53:47 +0000146#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
147#define CFG_RAMBOOT
148#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000149#undef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000150#endif
151
wdenkcf336782004-10-10 20:23:57 +0000152#define CFG_FLASH_CFI_DRIVER
153#define CFG_FLASH_CFI
154#define CFG_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000155
wdenk42d1f032003-10-15 23:53:47 +0000156#undef CONFIG_CLOCKS_IN_MHZ
157
wdenk0ac6f8b2004-07-09 23:27:13 +0000158
159/*
160 * Local Bus Definitions
161 */
162
163/*
164 * Base Register 2 and Option Register 2 configure SDRAM.
165 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
166 *
167 * For BR2, need:
168 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
169 * port-size = 32-bits = BR2[19:20] = 11
170 * no parity checking = BR2[21:22] = 00
171 * SDRAM for MSEL = BR2[24:26] = 011
172 * Valid = BR[31] = 1
173 *
174 * 0 4 8 12 16 20 24 28
175 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
176 *
177 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
178 * FIXME: the top 17 bits of BR2.
179 */
180
181#define CFG_BR2_PRELIM 0xf0001861
182
183/*
184 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
185 *
186 * For OR2, need:
187 * 64MB mask for AM, OR2[0:7] = 1111 1100
188 * XAM, OR2[17:18] = 11
189 * 9 columns OR2[19-21] = 010
190 * 13 rows OR2[23-25] = 100
191 * EAD set for extra time OR[31] = 1
192 *
193 * 0 4 8 12 16 20 24 28
194 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
195 */
196
wdenk42d1f032003-10-15 23:53:47 +0000197#define CFG_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000198
199#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
200#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
201#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
202#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
203
204/*
205 * LSDMR masks
206 */
207#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
208#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
209#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
210#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
211#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
212#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
213#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
214#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
215#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
216#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
217#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
218#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
219#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
220#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
221#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
222
223#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
224#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
225#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
226#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
227#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
228#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
229#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
230#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
231
232#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
233 | CFG_LBC_LSDMR_RFCR5 \
234 | CFG_LBC_LSDMR_PRETOACT3 \
235 | CFG_LBC_LSDMR_ACTTORW3 \
236 | CFG_LBC_LSDMR_BL8 \
237 | CFG_LBC_LSDMR_WRC2 \
238 | CFG_LBC_LSDMR_CL3 \
239 | CFG_LBC_LSDMR_RFEN \
240 )
241
242/*
243 * SDRAM Controller configuration sequence.
244 */
245#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000246 | CFG_LBC_LSDMR_OP_PCHALL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000247#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000248 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000249#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000250 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000251#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000252 | CFG_LBC_LSDMR_OP_MRW)
wdenk0ac6f8b2004-07-09 23:27:13 +0000253#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000254 | CFG_LBC_LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000255
wdenk42d1f032003-10-15 23:53:47 +0000256
wdenk9aea9532004-08-01 23:02:45 +0000257/*
258 * 32KB, 8-bit wide for ADS config reg
259 */
260#define CFG_BR4_PRELIM 0xf8000801
wdenkc837dcb2004-01-20 23:12:12 +0000261#define CFG_OR4_PRELIM 0xffffe1f1
262#define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000263
264#define CONFIG_L1_INIT_RAM
wdenk0ac6f8b2004-07-09 23:27:13 +0000265#define CFG_INIT_RAM_LOCK 1
wdenk9aea9532004-08-01 23:02:45 +0000266#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000267#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000268
wdenk0ac6f8b2004-07-09 23:27:13 +0000269#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
wdenk42d1f032003-10-15 23:53:47 +0000270#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
271#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
272
wdenka1191902005-01-09 17:12:27 +0000273#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk0ac6f8b2004-07-09 23:27:13 +0000274#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000275
276/* Serial Port */
277#define CONFIG_CONS_INDEX 1
278#undef CONFIG_SERIAL_SOFTWARE_FIFO
279#define CFG_NS16550
280#define CFG_NS16550_SERIAL
wdenk0ac6f8b2004-07-09 23:27:13 +0000281#define CFG_NS16550_REG_SIZE 1
wdenk42d1f032003-10-15 23:53:47 +0000282#define CFG_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000283
284#define CFG_BAUDRATE_TABLE \
285 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
286
wdenk0ac6f8b2004-07-09 23:27:13 +0000287#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
288#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000289
290/* Use the HUSH parser */
291#define CFG_HUSH_PARSER
wdenk0ac6f8b2004-07-09 23:27:13 +0000292#ifdef CFG_HUSH_PARSER
wdenk42d1f032003-10-15 23:53:47 +0000293#define CFG_PROMPT_HUSH_PS2 "> "
294#endif
295
296/* I2C */
wdenk0ac6f8b2004-07-09 23:27:13 +0000297#define CONFIG_HARD_I2C /* I2C with hardware support*/
298#undef CONFIG_SOFT_I2C /* I2C bit-banged */
299#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
wdenk42d1f032003-10-15 23:53:47 +0000300#define CFG_I2C_SLAVE 0x7F
wdenk0ac6f8b2004-07-09 23:27:13 +0000301#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
wdenk42d1f032003-10-15 23:53:47 +0000302
wdenk0ac6f8b2004-07-09 23:27:13 +0000303/* RapidIO MMU */
304#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
305#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
306#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
307
308/*
309 * General PCI
310 * Addresses are mapped 1-1.
311 */
312#define CFG_PCI1_MEM_BASE 0x80000000
313#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
314#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
315#define CFG_PCI1_IO_BASE 0xe2000000
316#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
317#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
318
wdenk42d1f032003-10-15 23:53:47 +0000319#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000320
wdenk42d1f032003-10-15 23:53:47 +0000321#define CONFIG_NET_MULTI
wdenk9aea9532004-08-01 23:02:45 +0000322#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000323
wdenk42d1f032003-10-15 23:53:47 +0000324#undef CONFIG_EEPRO100
wdenk0ac6f8b2004-07-09 23:27:13 +0000325#undef CONFIG_TULIP
326
327#if !defined(CONFIG_PCI_PNP)
328 #define PCI_ENET0_IOADDR 0xe0000000
329 #define PCI_ENET0_MEMADDR 0xe0000000
330 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000331#endif
332
wdenk0ac6f8b2004-07-09 23:27:13 +0000333#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
334#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
335
336#endif /* CONFIG_PCI */
337
338
339#if defined(CONFIG_TSEC_ENET)
340
341#ifndef CONFIG_NET_MULTI
342#define CONFIG_NET_MULTI 1
343#endif
344
345#define CONFIG_MII 1 /* MII PHY management */
346#define CONFIG_MPC85XX_TSEC1 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500347#define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000348#define CONFIG_MPC85XX_TSEC2 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500349#define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000350#define TSEC1_PHY_ADDR 0
351#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000352#define TSEC1_PHYIDX 0
353#define TSEC2_PHYIDX 0
wdenk9aea9532004-08-01 23:02:45 +0000354
Jon Loeliger288693a2005-07-25 12:14:54 -0500355
356#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000357#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500358#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000359#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000360#define FEC_PHYIDX 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500361#endif
wdenk9aea9532004-08-01 23:02:45 +0000362
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500363/* Options are: TSEC[0-1], FEC */
364#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000365
366#endif /* CONFIG_TSEC_ENET */
367
368
369/*
370 * Environment
371 */
wdenk42d1f032003-10-15 23:53:47 +0000372#ifndef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000373 #define CFG_ENV_IS_IN_FLASH 1
374 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
wdenk0ac6f8b2004-07-09 23:27:13 +0000375 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
wdenk42d1f032003-10-15 23:53:47 +0000376 #define CFG_ENV_SIZE 0x2000
377#else
wdenk9aea9532004-08-01 23:02:45 +0000378 #define CFG_NO_FLASH 1 /* Flash is not usable now */
379 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
380 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
381 #define CFG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000382#endif
383
wdenk0ac6f8b2004-07-09 23:27:13 +0000384#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
385#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000386
wdenk9aea9532004-08-01 23:02:45 +0000387#if defined(CFG_RAMBOOT)
wdenk42d1f032003-10-15 23:53:47 +0000388 #if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000389 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
390 | CFG_CMD_PING \
391 | CFG_CMD_PCI \
392 | CFG_CMD_I2C) \
393 & \
394 ~(CFG_CMD_ENV \
395 | CFG_CMD_LOADS))
wdenk42d1f032003-10-15 23:53:47 +0000396 #else
wdenk0ac6f8b2004-07-09 23:27:13 +0000397 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
398 | CFG_CMD_PING \
399 | CFG_CMD_I2C) \
400 & \
401 ~(CFG_CMD_ENV \
402 | CFG_CMD_LOADS))
wdenk42d1f032003-10-15 23:53:47 +0000403 #endif
404#else
405 #if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000406 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
407 | CFG_CMD_PCI \
408 | CFG_CMD_PING \
409 | CFG_CMD_I2C)
wdenk42d1f032003-10-15 23:53:47 +0000410 #else
wdenk0ac6f8b2004-07-09 23:27:13 +0000411 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
412 | CFG_CMD_PING \
413 | CFG_CMD_I2C)
wdenk42d1f032003-10-15 23:53:47 +0000414 #endif
415#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000416
wdenk42d1f032003-10-15 23:53:47 +0000417#include <cmd_confdefs.h>
418
wdenk0ac6f8b2004-07-09 23:27:13 +0000419#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000420
421/*
422 * Miscellaneous configurable options
423 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000424#define CFG_LONGHELP /* undef to save memory */
425#define CFG_LOAD_ADDR 0x2000000 /* default load address */
426#define CFG_PROMPT "=> " /* Monitor Command Prompt */
427
wdenk42d1f032003-10-15 23:53:47 +0000428#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk0ac6f8b2004-07-09 23:27:13 +0000429 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000430#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000431 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000432#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000433
wdenk42d1f032003-10-15 23:53:47 +0000434#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000435#define CFG_MAXARGS 16 /* max number of command args */
436#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
437#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000438
439/*
440 * For booting Linux, the board info and command line data
441 * have to be in the first 8 MB of memory, since this is
442 * the maximum mapped by the Linux kernel during initialization.
443 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000444#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000445
446/* Cache Configuration */
wdenk0ac6f8b2004-07-09 23:27:13 +0000447#define CFG_DCACHE_SIZE 32768
wdenk42d1f032003-10-15 23:53:47 +0000448#define CFG_CACHELINE_SIZE 32
449#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk0ac6f8b2004-07-09 23:27:13 +0000450#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
wdenk42d1f032003-10-15 23:53:47 +0000451#endif
452
453/*
454 * Internal Definitions
455 *
456 * Boot Flags
457 */
458#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000459#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000460
461#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
462#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
463#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
464#endif
465
wdenk9aea9532004-08-01 23:02:45 +0000466
467/*
468 * Environment Configuration
469 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000470
471/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000472#if defined(CONFIG_TSEC_ENET)
wdenk0ac6f8b2004-07-09 23:27:13 +0000473#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000474#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000475#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000476#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000477#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
wdenk42d1f032003-10-15 23:53:47 +0000478#endif
479
wdenk0ac6f8b2004-07-09 23:27:13 +0000480#define CONFIG_IPADDR 192.168.1.253
481
482#define CONFIG_HOSTNAME unknown
483#define CONFIG_ROOTPATH /nfsroot
484#define CONFIG_BOOTFILE your.uImage
485
486#define CONFIG_SERVERIP 192.168.1.1
487#define CONFIG_GATEWAYIP 192.168.1.1
488#define CONFIG_NETMASK 255.255.255.0
489
490#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
491
492#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
493#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
494
495#define CONFIG_BAUDRATE 115200
496
wdenk9aea9532004-08-01 23:02:45 +0000497#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000498 "netdev=eth0\0" \
499 "consoledev=ttyS0\0" \
500 "ramdiskaddr=400000\0" \
501 "ramdiskfile=your.ramdisk.u-boot\0"
502
wdenk9aea9532004-08-01 23:02:45 +0000503#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000504 "setenv bootargs root=/dev/nfs rw " \
505 "nfsroot=$serverip:$rootpath " \
506 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
507 "console=$consoledev,$baudrate $othbootargs;" \
508 "tftp $loadaddr $bootfile;" \
509 "bootm $loadaddr"
510
511#define CONFIG_RAMBOOTCOMMAND \
512 "setenv bootargs root=/dev/ram rw " \
513 "console=$consoledev,$baudrate $othbootargs;" \
514 "tftp $ramdiskaddr $ramdiskfile;" \
515 "tftp $loadaddr $bootfile;" \
516 "bootm $loadaddr $ramdiskaddr"
517
518#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000519
520#endif /* __CONFIG_H */