blob: b962c499aa47f3e00b840b968fe04fcdfdb1c323 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2002
6 * Gregory E. Allen, gallen@arlut.utexas.edu
7 * Matthew E. Karger, karger@arlut.utexas.edu
8 * Applied Research Laboratories, The University of Texas at Austin
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 *
31 * Configuration settings for the utx8245 board.
32 *
33 */
34
35/* ------------------------------------------------------------------------- */
36
37/*
38 * board/config.h - configuration options, board specific
39 */
40
41#ifndef __CONFIG_H
42#define __CONFIG_H
43
44/*
45 * High Level Configuration Options
46 * (easy to change)
47 */
48
49#define CONFIG_MPC824X 1
50#define CONFIG_MPC8245 1
51#define CONFIG_UTX8245 1
Wolfgang Denk2ae18242010-10-06 09:05:45 +020052
53#define CONFIG_SYS_TEXT_BASE 0xFFF00000
54
wdenkc6097192002-11-03 00:24:07 +000055#define DEBUG 1
56
wdenk7a8e9bed2003-05-31 18:35:21 +000057#define CONFIG_IDENT_STRING " [UTX5] "
58
wdenkc6097192002-11-03 00:24:07 +000059#define CONFIG_CONS_INDEX 1
60#define CONFIG_BAUDRATE 57600
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +000062
wdenk7a8e9bed2003-05-31 18:35:21 +000063#define CONFIG_BOOTDELAY 2
Stefan Roesef2302d42008-08-06 14:05:38 +020064#define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
wdenk7a8e9bed2003-05-31 18:35:21 +000065#define CONFIG_BOOTCOMMAND "run nfsboot" /* autoboot command */
wdenkc6097192002-11-03 00:24:07 +000066#define CONFIG_BOOTARGS "root=/dev/ram console=ttyS0,57600" /* RAMdisk */
wdenk7a8e9bed2003-05-31 18:35:21 +000067#define CONFIG_ETHADDR 00:AA:00:14:00:05 /* UTX5 */
68#define CONFIG_SERVERIP 10.8.17.105 /* Spree */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_TFTP_LOADADDR 10000
wdenk7a8e9bed2003-05-31 18:35:21 +000070
71#define CONFIG_EXTRA_ENV_SETTINGS \
72 "kernel_addr=FFA00000\0" \
73 "ramdisk_addr=FF800000\0" \
74 "u-boot_startaddr=FFB00000\0" \
75 "u-boot_endaddr=FFB2FFFF\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010076 "nfsargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/nfs rw \
77nfsroot=${nfsrootip}:${rootpath} ip=dhcp\0" \
78 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram0\0" \
79 "smargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/mtdblock1 ro\0" \
80 "fwargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/sda2 ro\0" \
81 "nfsboot=run nfsargs;bootm ${kernel_addr}\0" \
82 "ramboot=run ramargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
83 "smboot=run smargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
84 "fwboot=run fwargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
85 "update_u-boot=tftp ${loadaddr} /bdi2000/u-boot.bin;protect off \
86${u-boot_startaddr} ${u-boot_endaddr};era ${u-boot_startaddr} \
87${u-boot_endaddr};cp.b ${loadaddr} ${u-boot_startaddr} ${filesize};\
88protect on ${u-boot_startaddr} ${u-boot_endaddr}"
wdenk7a8e9bed2003-05-31 18:35:21 +000089
wdenkc6097192002-11-03 00:24:07 +000090#define CONFIG_ENV_OVERWRITE
91
wdenkc6097192002-11-03 00:24:07 +000092
Jon Loeliger6c18eb92007-07-04 22:33:38 -050093/*
Jon Loeliger079a1362007-07-10 10:12:10 -050094 * BOOTP options
95 */
96#define CONFIG_BOOTP_BOOTFILESIZE
97#define CONFIG_BOOTP_BOOTPATH
98#define CONFIG_BOOTP_GATEWAY
99#define CONFIG_BOOTP_HOSTNAME
100
101
102/*
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500103 * Command line configuration.
wdenkc6097192002-11-03 00:24:07 +0000104 */
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500105#include <config_cmd_default.h>
106
107#define CONFIG_CMD_BDI
108#define CONFIG_CMD_PCI
109#define CONFIG_CMD_FLASH
110#define CONFIG_CMD_MEMORY
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500111#define CONFIG_CMD_SAVEENV
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500112#define CONFIG_CMD_CONSOLE
113#define CONFIG_CMD_LOADS
114#define CONFIG_CMD_LOADB
115#define CONFIG_CMD_IMI
116#define CONFIG_CMD_CACHE
117#define CONFIG_CMD_REGINFO
118#define CONFIG_CMD_NET
119#define CONFIG_CMD_DHCP
120#define CONFIG_CMD_I2C
121#define CONFIG_CMD_DATE
wdenkc6097192002-11-03 00:24:07 +0000122
123
124/*
125 * Miscellaneous configurable options
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_LONGHELP /* undef to save memory */
128#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
129#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000130
131/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkc6097192002-11-03 00:24:07 +0000133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
135#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
136#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkc6097192002-11-03 00:24:07 +0000137
138
139/*-----------------------------------------------------------------------
140 * PCI configuration
141 *-----------------------------------------------------------------------
142 */
143#define CONFIG_PCI /* include pci support */
144#undef CONFIG_PCI_PNP
145#define CONFIG_PCI_SCAN_SHOW
146#define CONFIG_NET_MULTI
147#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk7a8e9bed2003-05-31 18:35:21 +0000149#define CONFIG_EEPRO100_SROM_WRITE
wdenkc6097192002-11-03 00:24:07 +0000150
wdenk7a8e9bed2003-05-31 18:35:21 +0000151#define PCI_ENET0_IOADDR 0xF0000000
152#define PCI_ENET0_MEMADDR 0xF0000000
153
154#define PCI_FIREWIRE_IOADDR 0xF1000000
155#define PCI_FIREWIRE_MEMADDR 0xF1000000
156/*
157#define PCI_ENET0_IOADDR 0xFE000000
wdenkc6097192002-11-03 00:24:07 +0000158#define PCI_ENET0_MEMADDR 0x80000000
wdenk7a8e9bed2003-05-31 18:35:21 +0000159
wdenkc6097192002-11-03 00:24:07 +0000160#define PCI_FIREWIRE_IOADDR 0x81000000
161#define PCI_FIREWIRE_MEMADDR 0x81000000
wdenk7a8e9bed2003-05-31 18:35:21 +0000162*/
wdenkc6097192002-11-03 00:24:07 +0000163
164/*-----------------------------------------------------------------------
165 * Start addresses for the final memory configuration
166 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000168 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_SDRAM_BASE 0x00000000
170#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 256MB */
171/*#define CONFIG_SYS_VERY_BIG_RAM 1 */
wdenkc6097192002-11-03 00:24:07 +0000172
wdenk7a8e9bed2003-05-31 18:35:21 +0000173/* FLASH_BASE is FF800000, with 4MB on RCS0, but the reset vector
174 * is actually located at FFF00100. Therefore, U-Boot is
175 * physically located at 0xFFB0_0000, but is also mirrored at
176 * 0xFFF0_0000.
wdenkc6097192002-11-03 00:24:07 +0000177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000181
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200182#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
185#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187/*#define CONFIG_SYS_DRAM_TEST 1 */
188#define CONFIG_SYS_MEMTEST_START 0x00003000 /* memtest works on 0...256 MB */
189#define CONFIG_SYS_MEMTEST_END 0x0ff8ffa7 /* in SDRAM, skips exception */
wdenkc6097192002-11-03 00:24:07 +0000190 /* vectors and U-Boot */
191
192
193/*--------------------------------------------------------------------
194 * Definitions for initial stack pointer and data area
195 *------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_INIT_DATA_SIZE 128 /* Size in bytes reserved for */
wdenkc6097192002-11-03 00:24:07 +0000197 /* initial data */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200199#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
200#define CONFIG_SYS_INIT_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_GBL_DATA_SIZE 128
Wolfgang Denk553f0982010-10-26 13:32:32 +0200202#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000203
204/*--------------------------------------------------------------------
205 * NS16550 Configuration
206 *------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_NS16550
208#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000211
wdenk7a8e9bed2003-05-31 18:35:21 +0000212#if (CONFIG_CONS_INDEX == 1 || CONFIG_CONS_INDEX == 2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213# define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk7a8e9bed2003-05-31 18:35:21 +0000214#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215# define CONFIG_SYS_NS16550_CLK 33000000
wdenk7a8e9bed2003-05-31 18:35:21 +0000216#endif
wdenkc6097192002-11-03 00:24:07 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
219#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
220#define CONFIG_SYS_NS16550_COM3 0xFF000000
221#define CONFIG_SYS_NS16550_COM4 0xFF000008
wdenkc6097192002-11-03 00:24:07 +0000222
223/*--------------------------------------------------------------------
224 * Low Level Configuration Settings
225 * (address mappings, register initial values, etc.)
226 * You should know what you are doing if you make changes here.
227 * For the detail description refer to the MPC8240 user's manual.
228 *------------------------------------------------------------------*/
229
230#define CONFIG_SYS_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_HZ 1000
wdenkc6097192002-11-03 00:24:07 +0000232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233/*#define CONFIG_SYS_ETH_DEV_FN 0x7800 */
234/*#define CONFIG_SYS_ETH_IOBASE 0x00104000 */
wdenkc6097192002-11-03 00:24:07 +0000235
wdenk7a8e9bed2003-05-31 18:35:21 +0000236/*--------------------------------------------------------------------
237 * I2C Configuration
238 *------------------------------------------------------------------*/
239#if 1
240#define CONFIG_HARD_I2C 1 /* To enable I2C support */
241#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
243#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk7a8e9bed2003-05-31 18:35:21 +0000244#endif
245
246#define CONFIG_RTC_PCF8563 1 /* enable I2C support for */
247 /* Philips PCF8563 RTC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
wdenkc6097192002-11-03 00:24:07 +0000249
250/*--------------------------------------------------------------------
251 * Memory Control Configuration Register values
252 * - see sec. 4.12 of MPC8245 UM
253 *------------------------------------------------------------------*/
254
wdenk7a8e9bed2003-05-31 18:35:21 +0000255/**** MCCR1 ****/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_ROMNAL 0
257#define CONFIG_SYS_ROMFAL 10 /* (tacc=70ns)*mem_freq - 2,
wdenk7a8e9bed2003-05-31 18:35:21 +0000258 mem_freq = 100MHz */
wdenkc6097192002-11-03 00:24:07 +0000259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_BANK7_ROW 0 /* SDRAM bank 7-0 row address */
261#define CONFIG_SYS_BANK6_ROW 0 /* bit count */
262#define CONFIG_SYS_BANK5_ROW 0
263#define CONFIG_SYS_BANK4_ROW 0
264#define CONFIG_SYS_BANK3_ROW 0
265#define CONFIG_SYS_BANK2_ROW 0
266#define CONFIG_SYS_BANK1_ROW 2
267#define CONFIG_SYS_BANK0_ROW 2
wdenk7a8e9bed2003-05-31 18:35:21 +0000268
269/**** MCCR2, refresh interval clock cycles ****/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_REFINT 480 /* 33 MHz SDRAM clock was 480 */
wdenkc6097192002-11-03 00:24:07 +0000271
wdenk7a8e9bed2003-05-31 18:35:21 +0000272/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_BSTOPRE 1023 /* burst to precharge[0..9], */
wdenkc6097192002-11-03 00:24:07 +0000274 /* sets open page interval */
275
wdenk7a8e9bed2003-05-31 18:35:21 +0000276/**** MCCR3 ****/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_REFREC 7 /* Refresh to activate interval, trc */
wdenkc6097192002-11-03 00:24:07 +0000278
wdenk7a8e9bed2003-05-31 18:35:21 +0000279/**** MCCR4 ****/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_PRETOACT 2 /* trp */
281#define CONFIG_SYS_ACTTOPRE 7 /* trcd + (burst length - 1) + trdl */
282#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
283#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type, sequential */
284#define CONFIG_SYS_ACTORW 2 /* trcd min */
285#define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
286#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
287#define CONFIG_SYS_EXTROM 0 /* we don't need extended ROM space */
288#define CONFIG_SYS_REGDIMM 0
wdenkc6097192002-11-03 00:24:07 +0000289
290/* calculate according to formula in sec. 6-22 of 8245 UM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_PGMAX 50 /* how long the 8245 retains the */
wdenkc6097192002-11-03 00:24:07 +0000292 /* currently accessed page in memory */
293 /* was 45 */
294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note */
wdenk7a8e9bed2003-05-31 18:35:21 +0000296 /* bits 7,6, and 3-0 MUST be 0 */
wdenkc6097192002-11-03 00:24:07 +0000297
wdenk7a8e9bed2003-05-31 18:35:21 +0000298#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_DLL_MAX_DELAY 0x04
wdenk7a8e9bed2003-05-31 18:35:21 +0000300#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_DLL_MAX_DELAY 0
wdenk7a8e9bed2003-05-31 18:35:21 +0000302#endif
303#if 0 /* need for 33MHz SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_DLL_EXTEND 0x80
wdenk7a8e9bed2003-05-31 18:35:21 +0000305#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_DLL_EXTEND 0
wdenk7a8e9bed2003-05-31 18:35:21 +0000307#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_PCI_HOLD_DEL 0x20
wdenkc6097192002-11-03 00:24:07 +0000309
310
311/* Memory bank settings.
312 * Only bits 20-29 are actually used from these values to set the
313 * start/end addresses. The upper two bits will always be 0, and the lower
314 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
315 * address. Refer to the MPC8245 user manual.
316 */
317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_BANK0_START 0x00000000
319#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE/2 - 1)
320#define CONFIG_SYS_BANK0_ENABLE 1
321#define CONFIG_SYS_BANK1_START CONFIG_SYS_MAX_RAM_SIZE/2
322#define CONFIG_SYS_BANK1_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
323#define CONFIG_SYS_BANK1_ENABLE 1
324#define CONFIG_SYS_BANK2_START 0x3ff00000 /* not available in this design */
325#define CONFIG_SYS_BANK2_END 0x3fffffff
326#define CONFIG_SYS_BANK2_ENABLE 0
327#define CONFIG_SYS_BANK3_START 0x3ff00000
328#define CONFIG_SYS_BANK3_END 0x3fffffff
329#define CONFIG_SYS_BANK3_ENABLE 0
330#define CONFIG_SYS_BANK4_START 0x3ff00000
331#define CONFIG_SYS_BANK4_END 0x3fffffff
332#define CONFIG_SYS_BANK4_ENABLE 0
333#define CONFIG_SYS_BANK5_START 0x3ff00000
334#define CONFIG_SYS_BANK5_END 0x3fffffff
335#define CONFIG_SYS_BANK5_ENABLE 0
336#define CONFIG_SYS_BANK6_START 0x3ff00000
337#define CONFIG_SYS_BANK6_END 0x3fffffff
338#define CONFIG_SYS_BANK6_ENABLE 0
339#define CONFIG_SYS_BANK7_START 0x3ff00000
340#define CONFIG_SYS_BANK7_END 0x3fffffff
341#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000342
wdenk7a8e9bed2003-05-31 18:35:21 +0000343/*--------------------------------------------------------------------*/
344/* 4.4 - Output Driver Control Register */
345/*--------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_ODCR 0xe5
wdenkc6097192002-11-03 00:24:07 +0000347
wdenk7a8e9bed2003-05-31 18:35:21 +0000348/*--------------------------------------------------------------------*/
349/* 4.8 - Error Handling Registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350/*-------------------------------CONFIG_SYS_SDMODE_BURSTLEN-------------------------------------*/
351#define CONFIG_SYS_ERRENR1 0x11 /* enable SDRAM refresh overflow error */
wdenkc6097192002-11-03 00:24:07 +0000352
353/* SDRAM 0-256 MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
355/*#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_CACHEINHIBIT) */
356#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000357
358/* stack in dcache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
360#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000361
wdenkc6097192002-11-03 00:24:07 +0000362
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_IBAT2L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
364#define CONFIG_SYS_IBAT2U (CONFIG_SYS_SDRAM_BASE + 0x10000000| BATU_BL_256M | BATU_VS | BATU_VP)
wdenk7a8e9bed2003-05-31 18:35:21 +0000365
366/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367/*#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) */
368/*#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) */
wdenk7a8e9bed2003-05-31 18:35:21 +0000369
370/*Flash, config addrs, etc. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
372#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
375#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
376#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
377#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
378#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
379#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
380#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
381#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000382
383/*
384 * For booting Linux, the board info and command line data
385 * have to be in the first 8 MB of memory, since this is
386 * the maximum mapped by the Linux kernel during initialization.
387 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000389
390/*-----------------------------------------------------------------------
wdenk7a8e9bed2003-05-31 18:35:21 +0000391 * FLASH organization
392 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_FLASH_BASE 0xFF800000
394#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
wdenkc6097192002-11-03 00:24:07 +0000395
wdenk7a8e9bed2003-05-31 18:35:21 +0000396/* NOTE: environment is not EMBEDDED in the u-boot code.
397 It's stored in flash in its own separate sector. */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200398#define CONFIG_ENV_IS_IN_FLASH 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000399
400#if 1 /* AMD AM29LV033C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200402#define CONFIG_ENV_ADDR 0xFFBF0000 /* flash sector SA63 */
403#define CONFIG_ENV_SECT_SIZE (64*1024) /* Size of the Environment Sector */
wdenk7a8e9bed2003-05-31 18:35:21 +0000404#else /* AMD AM29LV116D */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_MAX_FLASH_SECT 35 /* Max number of sectors in one bank */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200406#define CONFIG_ENV_ADDR 0xFF9FA000 /* flash sector SA33 */
407#define CONFIG_ENV_SECT_SIZE (8*1024) /* Size of the Environment Sector */
wdenk7a8e9bed2003-05-31 18:35:21 +0000408#endif /* #if */
409
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200410#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE /* Size of the Environment */
411#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
wdenkc6097192002-11-03 00:24:07 +0000412
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
414#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000415
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
417#undef CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000418#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000420#endif
421
422
423/*-----------------------------------------------------------------------
424 * Cache Configuration
425 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500427#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000429#endif
430
wdenkc6097192002-11-03 00:24:07 +0000431#endif /* __CONFIG_H */