blob: 15df8f302721f8345b29204891c8ecd4cbcac6b4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Pop8e429b32008-05-08 18:52:23 +02002/*
3 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop8e429b32008-05-08 18:52:23 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * Configuation settings for the AT91SAM9263EK board.
Stelian Pop8e429b32008-05-08 18:52:23 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glass1af3c7f2020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Xu, Hongcd46b0f2011-06-10 21:31:26 +000015/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19#include <asm/hardware.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020020
Xu, Hongcd46b0f2011-06-10 21:31:26 +000021/* ARM asynchronous clock */
22#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
23#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Xu, Hongcd46b0f2011-06-10 21:31:26 +000024
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020025#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Xu, Hongcd46b0f2011-06-10 21:31:26 +000026#else
27#define CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020028#endif
Stelian Pop8e429b32008-05-08 18:52:23 +020029
30/*
31 * Hardware drivers
32 */
Stelian Pop8e429b32008-05-08 18:52:23 +020033
Stelian Pop56a24792008-05-08 14:52:31 +020034/* LCD */
Stelian Pop56a24792008-05-08 14:52:31 +020035#define LCD_BPP LCD_COLOR8
Stelian Pop56a24792008-05-08 14:52:31 +020036
Stelian Pop8e429b32008-05-08 18:52:23 +020037/* SDRAM */
Xu, Hongcd46b0f2011-06-10 21:31:26 +000038#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
39#define CONFIG_SYS_SDRAM_SIZE 0x04000000
40
41#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang0b8908f2017-04-18 15:31:00 +080042 (ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Stelian Pop8e429b32008-05-08 18:52:23 +020043
Stelian Pop8e429b32008-05-08 18:52:23 +020044/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020045#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020046#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
48#define CONFIG_SYS_MAX_FLASH_SECT 256
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020049
50#define CONFIG_SYS_MONITOR_SEC 1:0-3
51#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
52#define CONFIG_SYS_MONITOR_LEN (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020053
54/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020055
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020056#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut93ea89f2012-09-23 17:41:23 +020057 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020058 "update=" \
59 "protect off ${monitor_base} +${filesize};" \
60 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann88461f12012-06-28 02:32:32 +000061 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020062 "protect on ${monitor_base} +${filesize}\0"
63
64#ifndef CONFIG_SKIP_LOWLEVEL_INIT
65#define MASTER_PLL_MUL 171
66#define MASTER_PLL_DIV 14
Jens Scharsig1b34f002010-02-03 22:47:18 +010067#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020068
69/* clocks */
70#define CONFIG_SYS_MOR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010071 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
72#define CONFIG_SYS_PLLAR_VAL \
73 (AT91_PMC_PLLAR_29 | \
74 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
75 AT91_PMC_PLLXR_PLLCOUNT(63) | \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020076 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
Jens Scharsig1b34f002010-02-03 22:47:18 +010077 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020078
79/* PCK/2 = MCK Master Clock from PLLA */
80#define CONFIG_SYS_MCKR1_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010081 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
82 AT91_PMC_MCKR_MDIV_2)
83
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020084/* PCK/2 = MCK Master Clock from PLLA */
85#define CONFIG_SYS_MCKR2_VAL \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020086 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
Jens Scharsig1b34f002010-02-03 22:47:18 +010087 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020088
89/* define PDC[31:16] as DATA[31:16] */
90#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
91/* no pull-up for D[31:16] */
92#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
93/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jens Scharsig1b34f002010-02-03 22:47:18 +010094#define CONFIG_SYS_MATRIX_EBICSA_VAL \
95 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
96 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020097
98/* SDRAM */
99/* SDRAMC_MR Mode register */
100#define CONFIG_SYS_SDRC_MR_VAL1 0
101/* SDRAMC_TR - Refresh Timer register */
102#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
103/* SDRAMC_CR - Configuration register*/
104#define CONFIG_SYS_SDRC_CR_VAL \
105 (AT91_SDRAMC_NC_9 | \
106 AT91_SDRAMC_NR_13 | \
107 AT91_SDRAMC_NB_4 | \
108 AT91_SDRAMC_CAS_3 | \
109 AT91_SDRAMC_DBW_32 | \
110 (1 << 8) | /* Write Recovery Delay */ \
111 (7 << 12) | /* Row Cycle Delay */ \
112 (2 << 16) | /* Row Precharge Delay */ \
113 (2 << 20) | /* Row to Column Delay */ \
114 (5 << 24) | /* Active to Precharge Delay */ \
115 (1 << 28)) /* Exit Self Refresh to Active Delay */
116
117/* Memory Device Register -> SDRAM */
118#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
119#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
120#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
121#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
122#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
123#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
124#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
125#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
126#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
127#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
128#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
129#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
130#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
131#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
132#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
133#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
134#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
135#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
136
137/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jens Scharsig1b34f002010-02-03 22:47:18 +0100138#define CONFIG_SYS_SMC0_SETUP0_VAL \
139 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
140 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
141#define CONFIG_SYS_SMC0_PULSE0_VAL \
142 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
143 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200144#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100145 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200146#define CONFIG_SYS_SMC0_MODE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100147 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
148 AT91_SMC_MODE_DBW_16 | \
149 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200150
151/* user reset enable */
152#define CONFIG_SYS_RSTC_RMR_VAL \
153 (AT91_RSTC_KEY | \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100154 AT91_RSTC_MR_URSTEN | \
155 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200156
157/* Disable Watchdog */
158#define CONFIG_SYS_WDTC_WDMR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100159 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
160 AT91_WDT_MR_WDV(0xfff) | \
161 AT91_WDT_MR_WDDIS | \
162 AT91_WDT_MR_WDD(0xfff))
163
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200164#endif
Simon Glass1af3c7f2020-05-10 11:40:09 -0600165#include <linux/stringify.h>
Stelian Pop8e429b32008-05-08 18:52:23 +0200166#endif
167
168/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100169#ifdef CONFIG_CMD_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000171#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100173/* our ALE is AD21 */
174#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
175/* our CLE is AD22 */
176#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Xu, Hongcd46b0f2011-06-10 21:31:26 +0000177#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
178#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100179#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200180
Stelian Pop8e429b32008-05-08 18:52:23 +0200181/* USB */
Jean-Christophe PLAGNIOL-VILLARD2b7178a2009-03-27 23:26:44 +0100182#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +0800183#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Stelian Pop8e429b32008-05-08 18:52:23 +0200184#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
186#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
187#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
188#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop8e429b32008-05-08 18:52:23 +0200189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +0200191
192/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Stelian Pop8e429b32008-05-08 18:52:23 +0200193
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200194#elif CONFIG_SYS_USE_NANDFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +0200195
196/* bootstrap + u-boot + env + linux in nandflash */
Stelian Pop8e429b32008-05-08 18:52:23 +0200197#endif
198
Stelian Pop8e429b32008-05-08 18:52:23 +0200199#endif