blob: acf6f0dce6a2d2cb00dbe4ddf92dc0a389a58673 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -05002 * Copyright 2004, 2007 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Jon Loeligerd9b94f22005-07-25 14:05:07 -050015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050039#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ff3de62007-12-07 12:17:34 -060045#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050046
47#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050048#define CONFIG_ENV_OVERWRITE
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_DLL /* possible DLL fix needed */
ebony.zhu@freescale.com39b18c42006-12-18 16:25:15 +080051#undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050052
53#define CONFIG_DDR_ECC /* only for ECC DDR module */
54#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
55#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050056#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050057
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060058#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050059
Jon Loeliger25eedb22008-03-19 15:02:07 -050060#define CONFIG_FSL_VIA
61#define CONFIG_FSL_CDS_EEPROM
62
Jon Loeligerd9b94f22005-07-25 14:05:07 -050063/*
64 * When initializing flash, if we cannot find the manufacturer ID,
65 * assume this is the AMD flash associated with the CDS board.
66 * This allows booting from a promjet.
67 */
68#define CONFIG_ASSUME_AMD_FLASH
69
70#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
71
72#ifndef __ASSEMBLY__
73extern unsigned long get_clock_freq(void);
74#endif
75#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
76
77/*
78 * These can be toggled for performance analysis, otherwise use default.
79 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050080#define CONFIG_L2_CACHE /* toggle L2 cache */
81#define CONFIG_BTB /* toggle branch predition */
82#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
83#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050084
85/*
86 * Only possible on E500 Version 2 or newer cores.
87 */
88#define CONFIG_ENABLE_36BIT_PHYS 1
89
Jon Loeligerd9b94f22005-07-25 14:05:07 -050090#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
91#define CFG_MEMTEST_END 0x00400000
92
93/*
94 * Base addresses -- Note these are effective addresses where the
95 * actual resources get mapped (not physical addresses)
96 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050097#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050098#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
Kumar Galaf69766e2008-01-30 14:55:14 -060099#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500100#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
101
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500102#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
103#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
104#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
105
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500106/*
107 * DDR Setup
108 */
109#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
110#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
111
112#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
113
114/*
115 * Make sure required options are set
116 */
117#ifndef CONFIG_SPD_EEPROM
118#error ("CONFIG_SPD_EEPROM is required")
119#endif
120
121#undef CONFIG_CLOCKS_IN_MHZ
122
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500123/*
124 * Local Bus Definitions
125 */
126
127/*
128 * FLASH on the Local Bus
129 * Two banks, 8M each, using the CFI driver.
130 * Boot from BR0/OR0 bank at 0xff00_0000
131 * Alternate BR1/OR1 bank at 0xff80_0000
132 *
133 * BR0, BR1:
134 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
135 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
136 * Port Size = 16 bits = BRx[19:20] = 10
137 * Use GPCM = BRx[24:26] = 000
138 * Valid = BRx[31] = 1
139 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500140 * 0 4 8 12 16 20 24 28
141 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
142 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500143 *
144 * OR0, OR1:
145 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
146 * Reserved ORx[17:18] = 11, confusion here?
147 * CSNT = ORx[20] = 1
148 * ACS = half cycle delay = ORx[21:22] = 11
149 * SCY = 6 = ORx[24:27] = 0110
150 * TRLX = use relaxed timing = ORx[29] = 1
151 * EAD = use external address latch delay = OR[31] = 1
152 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500153 * 0 4 8 12 16 20 24 28
154 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500155 */
156
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500157#define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
158#define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159
160#define CFG_BR0_PRELIM 0xff801001
161#define CFG_BR1_PRELIM 0xff001001
162
163#define CFG_OR0_PRELIM 0xff806e65
164#define CFG_OR1_PRELIM 0xff806e65
165
166#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
167#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
168#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
169#undef CFG_FLASH_CHECKSUM
170#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
171#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
172
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500173#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500174
175#define CFG_FLASH_CFI_DRIVER
176#define CFG_FLASH_CFI
177#define CFG_FLASH_EMPTY_INFO
178
179
180/*
181 * SDRAM on the Local Bus
182 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500183#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
184#define CFG_LBC_CACHE_SIZE 64
185#define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
186#define CFG_LBC_NONCACHE_SIZE 64
187
188#define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500189#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
190
191/*
192 * Base Register 2 and Option Register 2 configure SDRAM.
193 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
194 *
195 * For BR2, need:
196 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
197 * port-size = 32-bits = BR2[19:20] = 11
198 * no parity checking = BR2[21:22] = 00
199 * SDRAM for MSEL = BR2[24:26] = 011
200 * Valid = BR[31] = 1
201 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500202 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500203 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
204 *
205 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
206 * FIXME: the top 17 bits of BR2.
207 */
208
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500209#define CFG_BR2_PRELIM 0xf0001861
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500210
211/*
212 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
213 *
214 * For OR2, need:
215 * 64MB mask for AM, OR2[0:7] = 1111 1100
216 * XAM, OR2[17:18] = 11
217 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500218 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500219 * EAD set for extra time OR[31] = 1
220 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500221 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500222 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
223 */
224
225#define CFG_OR2_PRELIM 0xfc006901
226
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500227#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
228#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
229#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
230#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231
232/*
233 * LSDMR masks
234 */
235#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
236#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
237#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
238#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
239#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
240#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
241#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
242#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
243#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
244#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
245
246#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
247#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
248#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
249#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
250#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
251#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
252#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
253#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
254
255/*
256 * Common settings for all Local Bus SDRAM commands.
257 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500258 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500259 * is OR'ed in too.
260 */
261#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
262 | CFG_LBC_LSDMR_PRETOACT7 \
263 | CFG_LBC_LSDMR_ACTTORW7 \
264 | CFG_LBC_LSDMR_BL8 \
265 | CFG_LBC_LSDMR_WRC4 \
266 | CFG_LBC_LSDMR_CL3 \
267 | CFG_LBC_LSDMR_RFEN \
268 )
269
270/*
271 * The CADMUS registers are connected to CS3 on CDS.
272 * The new memory map places CADMUS at 0xf8000000.
273 *
274 * For BR3, need:
275 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
276 * port-size = 8-bits = BR[19:20] = 01
277 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500278 * GPMC for MSEL = BR[24:26] = 000
279 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500280 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500281 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500282 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
283 *
284 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500285 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500286 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500287 * CSNT OR[20] = 1
288 * ACS OR[21:22] = 11
289 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500290 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500291 * SETA OR[28] = 0
292 * TRLX OR[29] = 1
293 * EHTR OR[30] = 1
294 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500295 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500296 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500297 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
298 */
299
Jon Loeliger25eedb22008-03-19 15:02:07 -0500300#define CONFIG_FSL_CADMUS
301
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500302#define CADMUS_BASE_ADDR 0xf8000000
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500303#define CFG_BR3_PRELIM 0xf8000801
304#define CFG_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500305
306#define CONFIG_L1_INIT_RAM
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500307#define CFG_INIT_RAM_LOCK 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500309#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500310
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500311#define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
312
313#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500314#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
315#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
316
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500317#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
318#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319
320/* Serial Port */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500321#define CONFIG_CONS_INDEX 2
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500322#undef CONFIG_SERIAL_SOFTWARE_FIFO
323#define CFG_NS16550
324#define CFG_NS16550_SERIAL
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500325#define CFG_NS16550_REG_SIZE 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500326#define CFG_NS16550_CLK get_bus_freq(0)
327
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500328#define CFG_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
330
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500331#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
332#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500333
334/* Use the HUSH parser */
335#define CFG_HUSH_PARSER
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500336#ifdef CFG_HUSH_PARSER
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500337#define CFG_PROMPT_HUSH_PS2 "> "
338#endif
339
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500340/* pass open firmware flat tree */
Kumar Galab90d2542007-11-29 00:11:44 -0600341#define CONFIG_OF_LIBFDT 1
342#define CONFIG_OF_BOARD_SETUP 1
343#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500344
Jon Loeliger20476722006-10-20 15:50:15 -0500345/*
346 * I2C
347 */
348#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
349#define CONFIG_HARD_I2C /* I2C with hardware support*/
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500350#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500351#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
352#define CFG_I2C_EEPROM_ADDR 0x57
353#define CFG_I2C_SLAVE 0x7F
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500354#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger20476722006-10-20 15:50:15 -0500355#define CFG_I2C_OFFSET 0x3000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500356
357/*
358 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300359 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500360 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500361#define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
362
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500363#define CFG_PCI1_MEM_BASE 0x80000000
364#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500365#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Matthew McClintockcbfc7ce2006-06-28 10:46:13 -0500366#define CFG_PCI1_IO_BASE 0x00000000
367#define CFG_PCI1_IO_PHYS 0xe2000000
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500368#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500369
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500370#ifdef CONFIG_PCI2
371#define CFG_PCI2_MEM_BASE 0xa0000000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500372#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500373#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
Andy Flemingffa621a2007-02-24 01:08:13 -0600374#define CFG_PCI2_IO_BASE 0x00000000
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800375#define CFG_PCI2_IO_PHYS 0xe2800000
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500376#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
377#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500378
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500379#ifdef CONFIG_PCIE1
380#define CFG_PCIE1_MEM_BASE 0xa0000000
381#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
382#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
383#define CFG_PCIE1_IO_BASE 0x00000000
384#define CFG_PCIE1_IO_PHYS 0xe3000000
385#define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
386#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800387
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500388#ifdef CONFIG_RIO
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800389/*
390 * RapidIO MMU
391 */
392#define CFG_RIO_MEM_BASE 0xC0000000
393#define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500394#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500395
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700396#ifdef CONFIG_LEGACY
397#define BRIDGE_ID 17
398#define VIA_ID 2
399#else
400#define BRIDGE_ID 28
401#define VIA_ID 4
402#endif
403
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500404#if defined(CONFIG_PCI)
405
406#define CONFIG_NET_MULTI
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500407#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500408
409#undef CONFIG_EEPRO100
410#undef CONFIG_TULIP
411
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500412#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500413
414/* PCI view of System Memory */
415#define CFG_PCI_MEMORY_BUS 0x00000000
416#define CFG_PCI_MEMORY_PHYS 0x00000000
417#define CFG_PCI_MEMORY_SIZE 0x80000000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500418
419#endif /* CONFIG_PCI */
420
421
422#if defined(CONFIG_TSEC_ENET)
423
424#ifndef CONFIG_NET_MULTI
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500425#define CONFIG_NET_MULTI 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500426#endif
427
428#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500429#define CONFIG_TSEC1 1
430#define CONFIG_TSEC1_NAME "eTSEC0"
431#define CONFIG_TSEC2 1
432#define CONFIG_TSEC2_NAME "eTSEC1"
433#define CONFIG_TSEC3 1
434#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500435#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500436#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500437#undef CONFIG_MPC85XX_FEC
438
439#define TSEC1_PHY_ADDR 0
440#define TSEC2_PHY_ADDR 1
441#define TSEC3_PHY_ADDR 2
442#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500443
444#define TSEC1_PHYIDX 0
445#define TSEC2_PHYIDX 0
446#define TSEC3_PHYIDX 0
447#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500448#define TSEC1_FLAGS TSEC_GIGABIT
449#define TSEC2_FLAGS TSEC_GIGABIT
450#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
451#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500452
453/* Options are: eTSEC[0-3] */
454#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500455#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500456#endif /* CONFIG_TSEC_ENET */
457
458/*
459 * Environment
460 */
461#define CFG_ENV_IS_IN_FLASH 1
462#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
463#define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
464#define CFG_ENV_SIZE 0x2000
465
466#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
467#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
468
Jon Loeliger2835e512007-06-13 13:22:08 -0500469/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500470 * BOOTP options
471 */
472#define CONFIG_BOOTP_BOOTFILESIZE
473#define CONFIG_BOOTP_BOOTPATH
474#define CONFIG_BOOTP_GATEWAY
475#define CONFIG_BOOTP_HOSTNAME
476
477
478/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500479 * Command line configuration.
480 */
481#include <config_cmd_default.h>
482
483#define CONFIG_CMD_PING
484#define CONFIG_CMD_I2C
485#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600486#define CONFIG_CMD_ELF
Jon Loeliger2835e512007-06-13 13:22:08 -0500487
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500488#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500489 #define CONFIG_CMD_PCI
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500490#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500491
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500492
493#undef CONFIG_WATCHDOG /* watchdog disabled */
494
495/*
496 * Miscellaneous configurable options
497 */
498#define CFG_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600499#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500500#define CFG_LOAD_ADDR 0x2000000 /* default load address */
501#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500502#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500503#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
504#else
505#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
506#endif
507#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
508#define CFG_MAXARGS 16 /* max number of command args */
509#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
510#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
511
512/*
513 * For booting Linux, the board info and command line data
514 * have to be in the first 8 MB of memory, since this is
515 * the maximum mapped by the Linux kernel during initialization.
516 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500517#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500518
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500519/*
520 * Internal Definitions
521 *
522 * Boot Flags
523 */
524#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
525#define BOOTFLAG_WARM 0x02 /* Software reboot */
526
Jon Loeliger2835e512007-06-13 13:22:08 -0500527#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500528#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
529#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
530#endif
531
532/*
533 * Environment Configuration
534 */
535
536/* The mac addresses for all ethernet interface */
537#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500538#define CONFIG_HAS_ETH0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500539#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500540#define CONFIG_HAS_ETH1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500541#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500542#define CONFIG_HAS_ETH2
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500543#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Fleming09f3e092006-09-13 10:34:18 -0500544#define CONFIG_HAS_ETH3
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500545#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500546#endif
547
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500548#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500549
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500550#define CONFIG_HOSTNAME unknown
551#define CONFIG_ROOTPATH /nfsroot
552#define CONFIG_BOOTFILE 8548cds/uImage.uboot
553#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500554
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500555#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500556#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500557#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500558
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500559#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500560
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500561#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
562#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500563
564#define CONFIG_BAUDRATE 115200
565
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500566#define CONFIG_EXTRA_ENV_SETTINGS \
567 "netdev=eth0\0" \
568 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
569 "tftpflash=tftpboot $loadaddr $uboot; " \
570 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
571 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
572 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
573 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
574 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
575 "consoledev=ttyS1\0" \
576 "ramdiskaddr=2000000\0" \
Andy Fleming6c543592007-08-13 14:38:06 -0500577 "ramdiskfile=ramdisk.uboot\0" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500578 "fdtaddr=c00000\0" \
Kumar Gala22abb2d2007-11-29 10:34:28 -0600579 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500580
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500581#define CONFIG_NFSBOOTCOMMAND \
582 "setenv bootargs root=/dev/nfs rw " \
583 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500584 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500585 "console=$consoledev,$baudrate $othbootargs;" \
586 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500587 "tftp $fdtaddr $fdtfile;" \
588 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500589
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500590
591#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500592 "setenv bootargs root=/dev/ram rw " \
593 "console=$consoledev,$baudrate $othbootargs;" \
594 "tftp $ramdiskaddr $ramdiskfile;" \
595 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500598
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500599#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500600
601#endif /* __CONFIG_H */