blob: 1d9555eedcab52ecd84b3e557d2910b81d716bc2 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*------------------------------------------------------------------------
2 . smc91111.h - macros for the LAN91C111 Ethernet Driver
3 .
4 . (C) Copyright 2002
5 . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
6 . Rolf Offermanns <rof@sysgo.de>
7 . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
8 . Developed by Simple Network Magic Corporation (SNMC)
9 . Copyright (C) 1996 by Erik Stahlman (ES)
10 .
11 . This program is free software; you can redistribute it and/or modify
12 . it under the terms of the GNU General Public License as published by
13 . the Free Software Foundation; either version 2 of the License, or
14 . (at your option) any later version.
15 .
16 . This program is distributed in the hope that it will be useful,
17 . but WITHOUT ANY WARRANTY; without even the implied warranty of
18 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 . GNU General Public License for more details.
20 .
21 . You should have received a copy of the GNU General Public License
22 . along with this program; if not, write to the Free Software
23 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 .
25 . This file contains register information and access macros for
26 . the LAN91C111 single chip ethernet controller. It is a modified
27 . version of the smc9194.h file.
28 .
29 . Information contained in this file was obtained from the LAN91C111
30 . manual from SMC. To get a copy, if you really want one, you can find
31 . information under www.smsc.com.
32 .
33 . Authors
34 . Erik Stahlman ( erik@vt.edu )
35 . Daris A Nevil ( dnevil@snmc.com )
36 .
37 . History
38 . 03/16/01 Daris A Nevil Modified for use with LAN91C111 device
39 .
40 ---------------------------------------------------------------------------*/
41#ifndef _SMC91111_H_
42#define _SMC91111_H_
43
44#include <asm/types.h>
45#include <config.h>
46
47/*
48 * This function may be called by the board specific initialisation code
49 * in order to override the default mac address.
50 */
51
52void smc_set_mac_addr(const char *addr);
53
54
55/* I want some simple types */
56
57typedef unsigned char byte;
58typedef unsigned short word;
59typedef unsigned long int dword;
60
61/*
62 . DEBUGGING LEVELS
63 .
64 . 0 for normal operation
65 . 1 for slightly more details
66 . >2 for various levels of increasingly useless information
67 . 2 for interrupt tracking, status flags
68 . 3 for packet info
69 . 4 for complete packet dumps
70*/
71/*#define SMC_DEBUG 0 */
72
73/* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
74
75#define SMC_IO_EXTENT 16
76
77#ifdef CONFIG_PXA250
78
79#define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
80#define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
81#define SMC_inb(p) ({ \
82 unsigned int __p = (unsigned int)(SMC_BASE_ADDRESS + (p)); \
wdenk487778b2003-06-06 11:20:01 +000083 unsigned int __v = *(volatile unsigned short *)((__p) & ~1); \
wdenkfe8c2802002-11-03 00:38:21 +000084 if (__p & 1) __v >>= 8; \
85 else __v &= 0xff; \
86 __v; })
87
88#define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
89#define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
90#define SMC_outb(d,r) ({ word __d = (byte)(d); \
91 word __w = SMC_inw((r)&~1); \
92 __w &= ((r)&1) ? 0x00FF : 0xFF00; \
93 __w |= ((r)&1) ? __d<<8 : __d; \
94 SMC_outw(__w,(r)&~1); \
95 })
96
97#define SMC_outsl(r,b,l) ({ int __i; \
98 dword *__b2; \
99 __b2 = (dword *) b; \
100 for (__i = 0; __i < l; __i++) { \
101 SMC_outl( *(__b2 + __i), r); \
102 } \
103 })
104
105#define SMC_outsw(r,b,l) ({ int __i; \
106 word *__b2; \
107 __b2 = (word *) b; \
108 for (__i = 0; __i < l; __i++) { \
109 SMC_outw( *(__b2 + __i), r); \
110 } \
111 })
112
113#define SMC_insl(r,b,l) ({ int __i ; \
114 dword *__b2; \
115 __b2 = (dword *) b; \
116 for (__i = 0; __i < l; __i++) { \
117 *(__b2 + __i) = SMC_inl(r); \
118 SMC_inl(0); \
119 }; \
120 })
121
122#define SMC_insw(r,b,l) ({ int __i ; \
123 word *__b2; \
124 __b2 = (word *) b; \
125 for (__i = 0; __i < l; __i++) { \
126 *(__b2 + __i) = SMC_inw(r); \
127 SMC_inw(0); \
128 }; \
129 })
130
131#define SMC_insb(r,b,l) ({ int __i ; \
132 byte *__b2; \
133 __b2 = (byte *) b; \
134 for (__i = 0; __i < l; __i++) { \
135 *(__b2 + __i) = SMC_inb(r); \
136 SMC_inb(0); \
137 }; \
138 })
139
140#else /* if not CONFIG_PXA250 */
141
142/*
143 * We have only 16 Bit PCMCIA access on Socket 0
144 */
145
146#define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
147#define SMC_inb(r) (((r)&1) ? SMC_inw((r)&~1)>>8 : SMC_inw(r)&0xFF)
148
149#define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
150#define SMC_outb(d,r) ({ word __d = (byte)(d); \
151 word __w = SMC_inw((r)&~1); \
152 __w &= ((r)&1) ? 0x00FF : 0xFF00; \
153 __w |= ((r)&1) ? __d<<8 : __d; \
154 SMC_outw(__w,(r)&~1); \
155 })
156#if 0
157#define SMC_outsw(r,b,l) outsw(SMC_BASE_ADDRESS+(r), (b), (l))
158#else
159#define SMC_outsw(r,b,l) ({ int __i; \
160 word *__b2; \
161 __b2 = (word *) b; \
162 for (__i = 0; __i < l; __i++) { \
163 SMC_outw( *(__b2 + __i), r); \
164 } \
165 })
166#endif
167
168#if 0
169#define SMC_insw(r,b,l) insw(SMC_BASE_ADDRESS+(r), (b), (l))
170#else
171#define SMC_insw(r,b,l) ({ int __i ; \
172 word *__b2; \
173 __b2 = (word *) b; \
174 for (__i = 0; __i < l; __i++) { \
175 *(__b2 + __i) = SMC_inw(r); \
176 SMC_inw(0); \
177 }; \
178 })
179#endif
180
wdenka3ad8e22003-10-19 23:22:11 +0000181#if defined(CONFIG_SMC_USE_32_BIT)
182
183#define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
184
185#define SMC_insl(r,b,l) ({ int __i ; \
186 dword *__b2; \
187 __b2 = (dword *) b; \
188 for (__i = 0; __i < l; __i++) { \
189 *(__b2 + __i) = SMC_inl(r); \
190 SMC_inl(0); \
191 }; \
192 })
193
194#define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
195
196#define SMC_outsl(r,b,l) ({ int __i; \
197 dword *__b2; \
198 __b2 = (dword *) b; \
199 for (__i = 0; __i < l; __i++) { \
200 SMC_outl( *(__b2 + __i), r); \
201 } \
202 })
203
204#endif /* CONFIG_SMC_USE_32_BIT */
205
wdenkfe8c2802002-11-03 00:38:21 +0000206#endif
207
208/*---------------------------------------------------------------
209 .
210 . A description of the SMSC registers is probably in order here,
211 . although for details, the SMC datasheet is invaluable.
212 .
213 . Basically, the chip has 4 banks of registers ( 0 to 3 ), which
214 . are accessed by writing a number into the BANK_SELECT register
215 . ( I also use a SMC_SELECT_BANK macro for this ).
216 .
217 . The banks are configured so that for most purposes, bank 2 is all
218 . that is needed for simple run time tasks.
219 -----------------------------------------------------------------------*/
220
221/*
222 . Bank Select Register:
223 .
224 . yyyy yyyy 0000 00xx
225 . xx = bank number
226 . yyyy yyyy = 0x33, for identification purposes.
227*/
228#define BANK_SELECT 14
229
230/* Transmit Control Register */
231/* BANK 0 */
232#define TCR_REG 0x0000 /* transmit control register */
233#define TCR_ENABLE 0x0001 /* When 1 we can transmit */
234#define TCR_LOOP 0x0002 /* Controls output pin LBK */
235#define TCR_FORCOL 0x0004 /* When 1 will force a collision */
236#define TCR_PAD_EN 0x0080 /* When 1 will pad tx frames < 64 bytes w/0 */
237#define TCR_NOCRC 0x0100 /* When 1 will not append CRC to tx frames */
238#define TCR_MON_CSN 0x0400 /* When 1 tx monitors carrier */
239#define TCR_FDUPLX 0x0800 /* When 1 enables full duplex operation */
240#define TCR_STP_SQET 0x1000 /* When 1 stops tx if Signal Quality Error */
241#define TCR_EPH_LOOP 0x2000 /* When 1 enables EPH block loopback */
242#define TCR_SWFDUP 0x8000 /* When 1 enables Switched Full Duplex mode */
243
244#define TCR_CLEAR 0 /* do NOTHING */
245/* the default settings for the TCR register : */
246/* QUESTION: do I want to enable padding of short packets ? */
247#define TCR_DEFAULT TCR_ENABLE
248
249
250/* EPH Status Register */
251/* BANK 0 */
252#define EPH_STATUS_REG 0x0002
253#define ES_TX_SUC 0x0001 /* Last TX was successful */
254#define ES_SNGL_COL 0x0002 /* Single collision detected for last tx */
255#define ES_MUL_COL 0x0004 /* Multiple collisions detected for last tx */
256#define ES_LTX_MULT 0x0008 /* Last tx was a multicast */
257#define ES_16COL 0x0010 /* 16 Collisions Reached */
258#define ES_SQET 0x0020 /* Signal Quality Error Test */
259#define ES_LTXBRD 0x0040 /* Last tx was a broadcast */
260#define ES_TXDEFR 0x0080 /* Transmit Deferred */
261#define ES_LATCOL 0x0200 /* Late collision detected on last tx */
262#define ES_LOSTCARR 0x0400 /* Lost Carrier Sense */
263#define ES_EXC_DEF 0x0800 /* Excessive Deferral */
264#define ES_CTR_ROL 0x1000 /* Counter Roll Over indication */
265#define ES_LINK_OK 0x4000 /* Driven by inverted value of nLNK pin */
266#define ES_TXUNRN 0x8000 /* Tx Underrun */
267
268
269/* Receive Control Register */
270/* BANK 0 */
271#define RCR_REG 0x0004
272#define RCR_RX_ABORT 0x0001 /* Set if a rx frame was aborted */
273#define RCR_PRMS 0x0002 /* Enable promiscuous mode */
274#define RCR_ALMUL 0x0004 /* When set accepts all multicast frames */
275#define RCR_RXEN 0x0100 /* IFF this is set, we can receive packets */
276#define RCR_STRIP_CRC 0x0200 /* When set strips CRC from rx packets */
277#define RCR_ABORT_ENB 0x0200 /* When set will abort rx on collision */
278#define RCR_FILT_CAR 0x0400 /* When set filters leading 12 bit s of carrier */
279#define RCR_SOFTRST 0x8000 /* resets the chip */
280
281/* the normal settings for the RCR register : */
282#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
283#define RCR_CLEAR 0x0 /* set it to a base state */
284
285/* Counter Register */
286/* BANK 0 */
287#define COUNTER_REG 0x0006
288
289/* Memory Information Register */
290/* BANK 0 */
291#define MIR_REG 0x0008
292
293/* Receive/Phy Control Register */
294/* BANK 0 */
295#define RPC_REG 0x000A
296#define RPC_SPEED 0x2000 /* When 1 PHY is in 100Mbps mode. */
297#define RPC_DPLX 0x1000 /* When 1 PHY is in Full-Duplex Mode */
298#define RPC_ANEG 0x0800 /* When 1 PHY is in Auto-Negotiate Mode */
299#define RPC_LSXA_SHFT 5 /* Bits to shift LS2A,LS1A,LS0A to lsb */
300#define RPC_LSXB_SHFT 2 /* Bits to get LS2B,LS1B,LS0B to lsb */
301#define RPC_LED_100_10 (0x00) /* LED = 100Mbps OR's with 10Mbps link detect */
302#define RPC_LED_RES (0x01) /* LED = Reserved */
303#define RPC_LED_10 (0x02) /* LED = 10Mbps link detect */
304#define RPC_LED_FD (0x03) /* LED = Full Duplex Mode */
305#define RPC_LED_TX_RX (0x04) /* LED = TX or RX packet occurred */
306#define RPC_LED_100 (0x05) /* LED = 100Mbps link dectect */
307#define RPC_LED_TX (0x06) /* LED = TX packet occurred */
308#define RPC_LED_RX (0x07) /* LED = RX packet occurred */
wdenkc935d3b2004-01-03 19:43:48 +0000309#if defined(CONFIG_DK1C20) || defined(CONFIG_DK1S10)
wdenk8bf3b002003-12-06 23:20:41 +0000310/* buggy schematic: LEDa -> yellow, LEDb --> green */
311#define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
312 | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
313 | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
314#else
315/* SMSC reference design: LEDa --> green, LEDb --> yellow */
316#define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
317 | (RPC_LED_100_10 << RPC_LSXA_SHFT) \
318 | (RPC_LED_TX_RX << RPC_LSXB_SHFT) )
319#endif
wdenkfe8c2802002-11-03 00:38:21 +0000320
321/* Bank 0 0x000C is reserved */
322
323/* Bank Select Register */
324/* All Banks */
325#define BSR_REG 0x000E
326
327
328/* Configuration Reg */
329/* BANK 1 */
330#define CONFIG_REG 0x0000
331#define CONFIG_EXT_PHY 0x0200 /* 1=external MII, 0=internal Phy */
332#define CONFIG_GPCNTRL 0x0400 /* Inverse value drives pin nCNTRL */
333#define CONFIG_NO_WAIT 0x1000 /* When 1 no extra wait states on ISA bus */
334#define CONFIG_EPH_POWER_EN 0x8000 /* When 0 EPH is placed into low power mode. */
335
336/* Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low */
337#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
338
339
340/* Base Address Register */
341/* BANK 1 */
342#define BASE_REG 0x0002
343
344
345/* Individual Address Registers */
346/* BANK 1 */
347#define ADDR0_REG 0x0004
348#define ADDR1_REG 0x0006
349#define ADDR2_REG 0x0008
350
351
352/* General Purpose Register */
353/* BANK 1 */
354#define GP_REG 0x000A
355
356
357/* Control Register */
358/* BANK 1 */
359#define CTL_REG 0x000C
360#define CTL_RCV_BAD 0x4000 /* When 1 bad CRC packets are received */
361#define CTL_AUTO_RELEASE 0x0800 /* When 1 tx pages are released automatically */
362#define CTL_LE_ENABLE 0x0080 /* When 1 enables Link Error interrupt */
363#define CTL_CR_ENABLE 0x0040 /* When 1 enables Counter Rollover interrupt */
364#define CTL_TE_ENABLE 0x0020 /* When 1 enables Transmit Error interrupt */
365#define CTL_EEPROM_SELECT 0x0004 /* Controls EEPROM reload & store */
366#define CTL_RELOAD 0x0002 /* When set reads EEPROM into registers */
367#define CTL_STORE 0x0001 /* When set stores registers into EEPROM */
368#define CTL_DEFAULT (0x1210)
369
370/* MMU Command Register */
371/* BANK 2 */
372#define MMU_CMD_REG 0x0000
373#define MC_BUSY 1 /* When 1 the last release has not completed */
374#define MC_NOP (0<<5) /* No Op */
375#define MC_ALLOC (1<<5) /* OR with number of 256 byte packets */
376#define MC_RESET (2<<5) /* Reset MMU to initial state */
377#define MC_REMOVE (3<<5) /* Remove the current rx packet */
378#define MC_RELEASE (4<<5) /* Remove and release the current rx packet */
379#define MC_FREEPKT (5<<5) /* Release packet in PNR register */
380#define MC_ENQUEUE (6<<5) /* Enqueue the packet for transmit */
381#define MC_RSTTXFIFO (7<<5) /* Reset the TX FIFOs */
382
383
384/* Packet Number Register */
385/* BANK 2 */
386#define PN_REG 0x0002
387
388
389/* Allocation Result Register */
390/* BANK 2 */
391#define AR_REG 0x0003
392#define AR_FAILED 0x80 /* Alocation Failed */
393
394
395/* RX FIFO Ports Register */
396/* BANK 2 */
397#define RXFIFO_REG 0x0004 /* Must be read as a word */
398#define RXFIFO_REMPTY 0x8000 /* RX FIFO Empty */
399
400
401/* TX FIFO Ports Register */
402/* BANK 2 */
403#define TXFIFO_REG RXFIFO_REG /* Must be read as a word */
404#define TXFIFO_TEMPTY 0x80 /* TX FIFO Empty */
405
406
407/* Pointer Register */
408/* BANK 2 */
409#define PTR_REG 0x0006
410#define PTR_RCV 0x8000 /* 1=Receive area, 0=Transmit area */
411#define PTR_AUTOINC 0x4000 /* Auto increment the pointer on each access */
412#define PTR_READ 0x2000 /* When 1 the operation is a read */
413
414
415/* Data Register */
416/* BANK 2 */
417#define SMC91111_DATA_REG 0x0008
418
419
420/* Interrupt Status/Acknowledge Register */
421/* BANK 2 */
422#define SMC91111_INT_REG 0x000C
423
424
425/* Interrupt Mask Register */
426/* BANK 2 */
427#define IM_REG 0x000D
428#define IM_MDINT 0x80 /* PHY MI Register 18 Interrupt */
429#define IM_ERCV_INT 0x40 /* Early Receive Interrupt */
430#define IM_EPH_INT 0x20 /* Set by Etheret Protocol Handler section */
431#define IM_RX_OVRN_INT 0x10 /* Set by Receiver Overruns */
432#define IM_ALLOC_INT 0x08 /* Set when allocation request is completed */
433#define IM_TX_EMPTY_INT 0x04 /* Set if the TX FIFO goes empty */
434#define IM_TX_INT 0x02 /* Transmit Interrrupt */
435#define IM_RCV_INT 0x01 /* Receive Interrupt */
436
437
438/* Multicast Table Registers */
439/* BANK 3 */
440#define MCAST_REG1 0x0000
441#define MCAST_REG2 0x0002
442#define MCAST_REG3 0x0004
443#define MCAST_REG4 0x0006
444
445
446/* Management Interface Register (MII) */
447/* BANK 3 */
448#define MII_REG 0x0008
449#define MII_MSK_CRS100 0x4000 /* Disables CRS100 detection during tx half dup */
450#define MII_MDOE 0x0008 /* MII Output Enable */
451#define MII_MCLK 0x0004 /* MII Clock, pin MDCLK */
452#define MII_MDI 0x0002 /* MII Input, pin MDI */
453#define MII_MDO 0x0001 /* MII Output, pin MDO */
454
455
456/* Revision Register */
457/* BANK 3 */
458#define REV_REG 0x000A /* ( hi: chip id low: rev # ) */
459
460
461/* Early RCV Register */
462/* BANK 3 */
463/* this is NOT on SMC9192 */
464#define ERCV_REG 0x000C
465#define ERCV_RCV_DISCRD 0x0080 /* When 1 discards a packet being received */
466#define ERCV_THRESHOLD 0x001F /* ERCV Threshold Mask */
467
468/* External Register */
469/* BANK 7 */
470#define EXT_REG 0x0000
471
472
473#define CHIP_9192 3
474#define CHIP_9194 4
475#define CHIP_9195 5
476#define CHIP_9196 6
477#define CHIP_91100 7
478#define CHIP_91100FD 8
479#define CHIP_91111FD 9
480
481#if 0
482static const char * chip_ids[ 15 ] = {
483 NULL, NULL, NULL,
484 /* 3 */ "SMC91C90/91C92",
485 /* 4 */ "SMC91C94",
486 /* 5 */ "SMC91C95",
487 /* 6 */ "SMC91C96",
488 /* 7 */ "SMC91C100",
489 /* 8 */ "SMC91C100FD",
490 /* 9 */ "SMC91C111",
491 NULL, NULL,
492 NULL, NULL, NULL};
493#endif
494
495/*
496 . Transmit status bits
497*/
498#define TS_SUCCESS 0x0001
499#define TS_LOSTCAR 0x0400
500#define TS_LATCOL 0x0200
501#define TS_16COL 0x0010
502
503/*
504 . Receive status bits
505*/
506#define RS_ALGNERR 0x8000
507#define RS_BRODCAST 0x4000
508#define RS_BADCRC 0x2000
509#define RS_ODDFRAME 0x1000 /* bug: the LAN91C111 never sets this on receive */
510#define RS_TOOLONG 0x0800
511#define RS_TOOSHORT 0x0400
512#define RS_MULTICAST 0x0001
513#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
514
515
516/* PHY Types */
517enum {
518 PHY_LAN83C183 = 1, /* LAN91C111 Internal PHY */
519 PHY_LAN83C180
520};
521
522
523/* PHY Register Addresses (LAN91C111 Internal PHY) */
524
525/* PHY Control Register */
526#define PHY_CNTL_REG 0x00
527#define PHY_CNTL_RST 0x8000 /* 1=PHY Reset */
528#define PHY_CNTL_LPBK 0x4000 /* 1=PHY Loopback */
529#define PHY_CNTL_SPEED 0x2000 /* 1=100Mbps, 0=10Mpbs */
530#define PHY_CNTL_ANEG_EN 0x1000 /* 1=Enable Auto negotiation */
531#define PHY_CNTL_PDN 0x0800 /* 1=PHY Power Down mode */
532#define PHY_CNTL_MII_DIS 0x0400 /* 1=MII 4 bit interface disabled */
533#define PHY_CNTL_ANEG_RST 0x0200 /* 1=Reset Auto negotiate */
534#define PHY_CNTL_DPLX 0x0100 /* 1=Full Duplex, 0=Half Duplex */
535#define PHY_CNTL_COLTST 0x0080 /* 1= MII Colision Test */
536
537/* PHY Status Register */
538#define PHY_STAT_REG 0x01
539#define PHY_STAT_CAP_T4 0x8000 /* 1=100Base-T4 capable */
540#define PHY_STAT_CAP_TXF 0x4000 /* 1=100Base-X full duplex capable */
541#define PHY_STAT_CAP_TXH 0x2000 /* 1=100Base-X half duplex capable */
542#define PHY_STAT_CAP_TF 0x1000 /* 1=10Mbps full duplex capable */
543#define PHY_STAT_CAP_TH 0x0800 /* 1=10Mbps half duplex capable */
544#define PHY_STAT_CAP_SUPR 0x0040 /* 1=recv mgmt frames with not preamble */
545#define PHY_STAT_ANEG_ACK 0x0020 /* 1=ANEG has completed */
546#define PHY_STAT_REM_FLT 0x0010 /* 1=Remote Fault detected */
547#define PHY_STAT_CAP_ANEG 0x0008 /* 1=Auto negotiate capable */
548#define PHY_STAT_LINK 0x0004 /* 1=valid link */
549#define PHY_STAT_JAB 0x0002 /* 1=10Mbps jabber condition */
550#define PHY_STAT_EXREG 0x0001 /* 1=extended registers implemented */
551
552/* PHY Identifier Registers */
553#define PHY_ID1_REG 0x02 /* PHY Identifier 1 */
554#define PHY_ID2_REG 0x03 /* PHY Identifier 2 */
555
556/* PHY Auto-Negotiation Advertisement Register */
557#define PHY_AD_REG 0x04
558#define PHY_AD_NP 0x8000 /* 1=PHY requests exchange of Next Page */
559#define PHY_AD_ACK 0x4000 /* 1=got link code word from remote */
560#define PHY_AD_RF 0x2000 /* 1=advertise remote fault */
561#define PHY_AD_T4 0x0200 /* 1=PHY is capable of 100Base-T4 */
562#define PHY_AD_TX_FDX 0x0100 /* 1=PHY is capable of 100Base-TX FDPLX */
563#define PHY_AD_TX_HDX 0x0080 /* 1=PHY is capable of 100Base-TX HDPLX */
564#define PHY_AD_10_FDX 0x0040 /* 1=PHY is capable of 10Base-T FDPLX */
565#define PHY_AD_10_HDX 0x0020 /* 1=PHY is capable of 10Base-T HDPLX */
566#define PHY_AD_CSMA 0x0001 /* 1=PHY is capable of 802.3 CMSA */
567
568/* PHY Auto-negotiation Remote End Capability Register */
569#define PHY_RMT_REG 0x05
570/* Uses same bit definitions as PHY_AD_REG */
571
572/* PHY Configuration Register 1 */
573#define PHY_CFG1_REG 0x10
574#define PHY_CFG1_LNKDIS 0x8000 /* 1=Rx Link Detect Function disabled */
575#define PHY_CFG1_XMTDIS 0x4000 /* 1=TP Transmitter Disabled */
576#define PHY_CFG1_XMTPDN 0x2000 /* 1=TP Transmitter Powered Down */
577#define PHY_CFG1_BYPSCR 0x0400 /* 1=Bypass scrambler/descrambler */
578#define PHY_CFG1_UNSCDS 0x0200 /* 1=Unscramble Idle Reception Disable */
579#define PHY_CFG1_EQLZR 0x0100 /* 1=Rx Equalizer Disabled */
580#define PHY_CFG1_CABLE 0x0080 /* 1=STP(150ohm), 0=UTP(100ohm) */
581#define PHY_CFG1_RLVL0 0x0040 /* 1=Rx Squelch level reduced by 4.5db */
582#define PHY_CFG1_TLVL_SHIFT 2 /* Transmit Output Level Adjust */
583#define PHY_CFG1_TLVL_MASK 0x003C
584#define PHY_CFG1_TRF_MASK 0x0003 /* Transmitter Rise/Fall time */
585
586
587/* PHY Configuration Register 2 */
588#define PHY_CFG2_REG 0x11
589#define PHY_CFG2_APOLDIS 0x0020 /* 1=Auto Polarity Correction disabled */
590#define PHY_CFG2_JABDIS 0x0010 /* 1=Jabber disabled */
591#define PHY_CFG2_MREG 0x0008 /* 1=Multiple register access (MII mgt) */
592#define PHY_CFG2_INTMDIO 0x0004 /* 1=Interrupt signaled with MDIO pulseo */
593
594/* PHY Status Output (and Interrupt status) Register */
595#define PHY_INT_REG 0x12 /* Status Output (Interrupt Status) */
596#define PHY_INT_INT 0x8000 /* 1=bits have changed since last read */
597#define PHY_INT_LNKFAIL 0x4000 /* 1=Link Not detected */
598#define PHY_INT_LOSSSYNC 0x2000 /* 1=Descrambler has lost sync */
599#define PHY_INT_CWRD 0x1000 /* 1=Invalid 4B5B code detected on rx */
600#define PHY_INT_SSD 0x0800 /* 1=No Start Of Stream detected on rx */
601#define PHY_INT_ESD 0x0400 /* 1=No End Of Stream detected on rx */
602#define PHY_INT_RPOL 0x0200 /* 1=Reverse Polarity detected */
603#define PHY_INT_JAB 0x0100 /* 1=Jabber detected */
604#define PHY_INT_SPDDET 0x0080 /* 1=100Base-TX mode, 0=10Base-T mode */
605#define PHY_INT_DPLXDET 0x0040 /* 1=Device in Full Duplex */
606
607/* PHY Interrupt/Status Mask Register */
608#define PHY_MASK_REG 0x13 /* Interrupt Mask */
609/* Uses the same bit definitions as PHY_INT_REG */
610
611
wdenkfe8c2802002-11-03 00:38:21 +0000612/*-------------------------------------------------------------------------
613 . I define some macros to make it easier to do somewhat common
614 . or slightly complicated, repeated tasks.
615 --------------------------------------------------------------------------*/
616
617/* select a register bank, 0 to 3 */
618
619#define SMC_SELECT_BANK(x) { SMC_outw( x, BANK_SELECT ); }
620
621/* this enables an interrupt in the interrupt mask register */
622#define SMC_ENABLE_INT(x) {\
623 unsigned char mask;\
624 SMC_SELECT_BANK(2);\
625 mask = SMC_inb( IM_REG );\
626 mask |= (x);\
627 SMC_outb( mask, IM_REG ); \
628}
629
630/* this disables an interrupt from the interrupt mask register */
631
632#define SMC_DISABLE_INT(x) {\
633 unsigned char mask;\
634 SMC_SELECT_BANK(2);\
635 mask = SMC_inb( IM_REG );\
636 mask &= ~(x);\
637 SMC_outb( mask, IM_REG ); \
638}
639
640/*----------------------------------------------------------------------
641 . Define the interrupts that I want to receive from the card
642 .
643 . I want:
644 . IM_EPH_INT, for nasty errors
645 . IM_RCV_INT, for happy received packets
646 . IM_RX_OVRN_INT, because I have to kick the receiver
647 . IM_MDINT, for PHY Register 18 Status Changes
648 --------------------------------------------------------------------------*/
649#define SMC_INTERRUPT_MASK (IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | \
650 IM_MDINT)
651
652#endif /* _SMC_91111_H_ */