Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 1 | if ARCH_SOCFPGA |
| 2 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 3 | config TARGET_SOCFPGA_ARRIA5 |
| 4 | bool |
Dinh Nguyen | ed77aeb | 2015-12-02 13:31:25 -0600 | [diff] [blame] | 5 | select TARGET_SOCFPGA_GEN5 |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 6 | |
| 7 | config TARGET_SOCFPGA_CYCLONE5 |
| 8 | bool |
Dinh Nguyen | ed77aeb | 2015-12-02 13:31:25 -0600 | [diff] [blame] | 9 | select TARGET_SOCFPGA_GEN5 |
| 10 | |
| 11 | config TARGET_SOCFPGA_GEN5 |
| 12 | bool |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 13 | |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 14 | choice |
| 15 | prompt "Altera SOCFPGA board select" |
Joe Hershberger | a26cd04 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 16 | optional |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 17 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 18 | config TARGET_SOCFPGA_ARRIA5_SOCDK |
| 19 | bool "Altera SOCFPGA SoCDK (Arria V)" |
| 20 | select TARGET_SOCFPGA_ARRIA5 |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 21 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 22 | config TARGET_SOCFPGA_CYCLONE5_SOCDK |
| 23 | bool "Altera SOCFPGA SoCDK (Cyclone V)" |
| 24 | select TARGET_SOCFPGA_CYCLONE5 |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 25 | |
Marek Vasut | d88995a | 2015-08-03 01:37:28 +0200 | [diff] [blame] | 26 | config TARGET_SOCFPGA_DENX_MCVEVK |
| 27 | bool "DENX MCVEVK (Cyclone V)" |
| 28 | select TARGET_SOCFPGA_CYCLONE5 |
| 29 | |
Stefan Roese | ae9996c | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 30 | config TARGET_SOCFPGA_SR1500 |
| 31 | bool "SR1500 (Cyclone V)" |
| 32 | select TARGET_SOCFPGA_CYCLONE5 |
| 33 | |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 34 | config TARGET_SOCFPGA_EBV_SOCRATES |
| 35 | bool "EBV SoCrates (Cyclone V)" |
| 36 | select TARGET_SOCFPGA_CYCLONE5 |
| 37 | |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame^] | 38 | config TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
| 39 | bool "samtec VIN|ING FPGA (Cyclone V)" |
| 40 | select TARGET_SOCFPGA_CYCLONE5 |
| 41 | |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 42 | config TARGET_SOCFPGA_TERASIC_DE0_NANO |
| 43 | bool "Terasic DE0-Nano-Atlas (Cyclone V)" |
| 44 | select TARGET_SOCFPGA_CYCLONE5 |
| 45 | |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 46 | config TARGET_SOCFPGA_TERASIC_SOCKIT |
| 47 | bool "Terasic SoCkit (Cyclone V)" |
| 48 | select TARGET_SOCFPGA_CYCLONE5 |
| 49 | |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 50 | endchoice |
| 51 | |
| 52 | config SYS_BOARD |
Marek Vasut | f089240 | 2015-08-10 21:24:53 +0200 | [diff] [blame] | 53 | default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK |
| 54 | default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 55 | default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Marek Vasut | d88995a | 2015-08-03 01:37:28 +0200 | [diff] [blame] | 56 | default "mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 57 | default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 58 | default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES |
Stefan Roese | ae9996c | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 59 | default "sr1500" if TARGET_SOCFPGA_SR1500 |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame^] | 60 | default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 61 | |
| 62 | config SYS_VENDOR |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 63 | default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK |
| 64 | default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Marek Vasut | d88995a | 2015-08-03 01:37:28 +0200 | [diff] [blame] | 65 | default "denx" if TARGET_SOCFPGA_DENX_MCVEVK |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 66 | default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame^] | 67 | default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 68 | default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 69 | default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 70 | |
| 71 | config SYS_SOC |
| 72 | default "socfpga" |
| 73 | |
| 74 | config SYS_CONFIG_NAME |
Dinh Nguyen | 3cbc7b8 | 2015-09-22 17:01:32 -0500 | [diff] [blame] | 75 | default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK |
| 76 | default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 77 | default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Marek Vasut | d88995a | 2015-08-03 01:37:28 +0200 | [diff] [blame] | 78 | default "socfpga_mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 79 | default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 80 | default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES |
Stefan Roese | ae9996c | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 81 | default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500 |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame^] | 82 | default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 83 | |
| 84 | endif |