blob: 1cc6fa4f3fc5cdfd3643d4239576a5ecc37380cd [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasutc106bb52017-10-09 20:57:29 +02002/*
3 * R8A77970 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2016 Renesas Electronics Corp.
Marek Vasut8719ca82019-03-04 22:39:51 +01006 * Copyright (C) 2017 Cogent Embedded, Inc. <source@cogentembedded.com>
Marek Vasutc106bb52017-10-09 20:57:29 +02007 *
Marek Vasuta2a14852021-04-26 22:04:11 +02008 * This file is based on the drivers/pinctrl/renesas/pfc-r8a7795.c
Marek Vasutc106bb52017-10-09 20:57:29 +02009 *
10 * R-Car Gen3 processor support - PFC hardware block.
11 *
12 * Copyright (C) 2015 Renesas Electronics Corporation
Marek Vasutc106bb52017-10-09 20:57:29 +020013 */
14
15#include <common.h>
16#include <dm.h>
17#include <errno.h>
18#include <dm/pinctrl.h>
19#include <linux/kernel.h>
20
21#include "sh_pfc.h"
22
Marek Vasuta2a14852021-04-26 22:04:11 +020023#define CPU_ALL_GP(fn, sfx) \
Marek Vasutb16bd902023-09-17 16:08:43 +020024 PORT_GP_CFG_22(0, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
Marek Vasut84d75882023-01-26 21:01:43 +010025 PORT_GP_CFG_28(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
Marek Vasutb16bd902023-09-17 16:08:43 +020026 PORT_GP_CFG_17(2, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
27 PORT_GP_CFG_17(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP_DOWN), \
Marek Vasut84d75882023-01-26 21:01:43 +010028 PORT_GP_CFG_6(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
29 PORT_GP_CFG_15(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN)
30
31#define CPU_ALL_NOGP(fn) \
32 PIN_NOGP_CFG(DU_DOTCLKIN, "DU_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
33 PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
34 PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
35 PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
36 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
37 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
38 PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
Marek Vasutb16bd902023-09-17 16:08:43 +020039 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP), \
40 PIN_NOGP_CFG(VDDQ_AVB0, "VDDQ_AVB0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_25_33)
Marek Vasut84d75882023-01-26 21:01:43 +010041
Marek Vasutc106bb52017-10-09 20:57:29 +020042/*
43 * F_() : just information
44 * FM() : macro for FN_xxx / xxx_MARK
45 */
46
47/* GPSR0 */
48#define GPSR0_21 F_(DU_EXODDF_DU_ODDF_DISP_CDE, IP2_23_20)
49#define GPSR0_20 F_(DU_EXVSYNC_DU_VSYNC, IP2_19_16)
50#define GPSR0_19 F_(DU_EXHSYNC_DU_HSYNC, IP2_15_12)
51#define GPSR0_18 F_(DU_DOTCLKOUT, IP2_11_8)
52#define GPSR0_17 F_(DU_DB7, IP2_7_4)
53#define GPSR0_16 F_(DU_DB6, IP2_3_0)
54#define GPSR0_15 F_(DU_DB5, IP1_31_28)
55#define GPSR0_14 F_(DU_DB4, IP1_27_24)
56#define GPSR0_13 F_(DU_DB3, IP1_23_20)
57#define GPSR0_12 F_(DU_DB2, IP1_19_16)
58#define GPSR0_11 F_(DU_DG7, IP1_15_12)
59#define GPSR0_10 F_(DU_DG6, IP1_11_8)
60#define GPSR0_9 F_(DU_DG5, IP1_7_4)
61#define GPSR0_8 F_(DU_DG4, IP1_3_0)
62#define GPSR0_7 F_(DU_DG3, IP0_31_28)
63#define GPSR0_6 F_(DU_DG2, IP0_27_24)
64#define GPSR0_5 F_(DU_DR7, IP0_23_20)
65#define GPSR0_4 F_(DU_DR6, IP0_19_16)
66#define GPSR0_3 F_(DU_DR5, IP0_15_12)
67#define GPSR0_2 F_(DU_DR4, IP0_11_8)
68#define GPSR0_1 F_(DU_DR3, IP0_7_4)
69#define GPSR0_0 F_(DU_DR2, IP0_3_0)
70
71/* GPSR1 */
72#define GPSR1_27 F_(DIGRF_CLKOUT, IP8_27_24)
73#define GPSR1_26 F_(DIGRF_CLKIN, IP8_23_20)
74#define GPSR1_25 F_(CANFD_CLK_A, IP8_19_16)
75#define GPSR1_24 F_(CANFD1_RX, IP8_15_12)
76#define GPSR1_23 F_(CANFD1_TX, IP8_11_8)
77#define GPSR1_22 F_(CANFD0_RX_A, IP8_7_4)
78#define GPSR1_21 F_(CANFD0_TX_A, IP8_3_0)
79#define GPSR1_20 F_(AVB0_AVTP_CAPTURE, IP7_31_28)
80#define GPSR1_19 FM(AVB0_AVTP_MATCH)
81#define GPSR1_18 FM(AVB0_LINK)
82#define GPSR1_17 FM(AVB0_PHY_INT)
83#define GPSR1_16 FM(AVB0_MAGIC)
84#define GPSR1_15 FM(AVB0_MDC)
85#define GPSR1_14 FM(AVB0_MDIO)
86#define GPSR1_13 FM(AVB0_TXCREFCLK)
87#define GPSR1_12 FM(AVB0_TD3)
88#define GPSR1_11 FM(AVB0_TD2)
89#define GPSR1_10 FM(AVB0_TD1)
90#define GPSR1_9 FM(AVB0_TD0)
91#define GPSR1_8 FM(AVB0_TXC)
92#define GPSR1_7 FM(AVB0_TX_CTL)
93#define GPSR1_6 FM(AVB0_RD3)
94#define GPSR1_5 FM(AVB0_RD2)
95#define GPSR1_4 FM(AVB0_RD1)
96#define GPSR1_3 FM(AVB0_RD0)
97#define GPSR1_2 FM(AVB0_RXC)
98#define GPSR1_1 FM(AVB0_RX_CTL)
99#define GPSR1_0 F_(IRQ0, IP2_27_24)
100
101/* GPSR2 */
102#define GPSR2_16 F_(VI0_FIELD, IP4_31_28)
103#define GPSR2_15 F_(VI0_DATA11, IP4_27_24)
104#define GPSR2_14 F_(VI0_DATA10, IP4_23_20)
105#define GPSR2_13 F_(VI0_DATA9, IP4_19_16)
106#define GPSR2_12 F_(VI0_DATA8, IP4_15_12)
107#define GPSR2_11 F_(VI0_DATA7, IP4_11_8)
108#define GPSR2_10 F_(VI0_DATA6, IP4_7_4)
109#define GPSR2_9 F_(VI0_DATA5, IP4_3_0)
110#define GPSR2_8 F_(VI0_DATA4, IP3_31_28)
111#define GPSR2_7 F_(VI0_DATA3, IP3_27_24)
112#define GPSR2_6 F_(VI0_DATA2, IP3_23_20)
113#define GPSR2_5 F_(VI0_DATA1, IP3_19_16)
114#define GPSR2_4 F_(VI0_DATA0, IP3_15_12)
115#define GPSR2_3 F_(VI0_VSYNC_N, IP3_11_8)
116#define GPSR2_2 F_(VI0_HSYNC_N, IP3_7_4)
117#define GPSR2_1 F_(VI0_CLKENB, IP3_3_0)
118#define GPSR2_0 F_(VI0_CLK, IP2_31_28)
119
120/* GPSR3 */
121#define GPSR3_16 F_(VI1_FIELD, IP7_3_0)
122#define GPSR3_15 F_(VI1_DATA11, IP6_31_28)
123#define GPSR3_14 F_(VI1_DATA10, IP6_27_24)
124#define GPSR3_13 F_(VI1_DATA9, IP6_23_20)
125#define GPSR3_12 F_(VI1_DATA8, IP6_19_16)
126#define GPSR3_11 F_(VI1_DATA7, IP6_15_12)
127#define GPSR3_10 F_(VI1_DATA6, IP6_11_8)
128#define GPSR3_9 F_(VI1_DATA5, IP6_7_4)
129#define GPSR3_8 F_(VI1_DATA4, IP6_3_0)
130#define GPSR3_7 F_(VI1_DATA3, IP5_31_28)
131#define GPSR3_6 F_(VI1_DATA2, IP5_27_24)
132#define GPSR3_5 F_(VI1_DATA1, IP5_23_20)
133#define GPSR3_4 F_(VI1_DATA0, IP5_19_16)
134#define GPSR3_3 F_(VI1_VSYNC_N, IP5_15_12)
135#define GPSR3_2 F_(VI1_HSYNC_N, IP5_11_8)
136#define GPSR3_1 F_(VI1_CLKENB, IP5_7_4)
137#define GPSR3_0 F_(VI1_CLK, IP5_3_0)
138
139/* GPSR4 */
140#define GPSR4_5 F_(SDA2, IP7_27_24)
141#define GPSR4_4 F_(SCL2, IP7_23_20)
142#define GPSR4_3 F_(SDA1, IP7_19_16)
143#define GPSR4_2 F_(SCL1, IP7_15_12)
144#define GPSR4_1 F_(SDA0, IP7_11_8)
145#define GPSR4_0 F_(SCL0, IP7_7_4)
146
147/* GPSR5 */
148#define GPSR5_14 FM(RPC_INT_N)
149#define GPSR5_13 FM(RPC_WP_N)
150#define GPSR5_12 FM(RPC_RESET_N)
151#define GPSR5_11 FM(QSPI1_SSL)
152#define GPSR5_10 FM(QSPI1_IO3)
153#define GPSR5_9 FM(QSPI1_IO2)
154#define GPSR5_8 FM(QSPI1_MISO_IO1)
155#define GPSR5_7 FM(QSPI1_MOSI_IO0)
156#define GPSR5_6 FM(QSPI1_SPCLK)
157#define GPSR5_5 FM(QSPI0_SSL)
158#define GPSR5_4 FM(QSPI0_IO3)
159#define GPSR5_3 FM(QSPI0_IO2)
160#define GPSR5_2 FM(QSPI0_MISO_IO1)
161#define GPSR5_1 FM(QSPI0_MOSI_IO0)
162#define GPSR5_0 FM(QSPI0_SPCLK)
163
164
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200165/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
166#define IP0_3_0 FM(DU_DR2) FM(HSCK0) F_(0, 0) FM(A0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
167#define IP0_7_4 FM(DU_DR3) FM(HRTS0_N) F_(0, 0) FM(A1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
168#define IP0_11_8 FM(DU_DR4) FM(HCTS0_N) F_(0, 0) FM(A2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
169#define IP0_15_12 FM(DU_DR5) FM(HTX0) F_(0, 0) FM(A3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
170#define IP0_19_16 FM(DU_DR6) FM(MSIOF3_RXD) F_(0, 0) FM(A4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
171#define IP0_23_20 FM(DU_DR7) FM(MSIOF3_TXD) F_(0, 0) FM(A5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
172#define IP0_27_24 FM(DU_DG2) FM(MSIOF3_SS1) F_(0, 0) FM(A6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
173#define IP0_31_28 FM(DU_DG3) FM(MSIOF3_SS2) F_(0, 0) FM(A7) FM(PWMFSW0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
174#define IP1_3_0 FM(DU_DG4) F_(0, 0) F_(0, 0) FM(A8) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
175#define IP1_7_4 FM(DU_DG5) F_(0, 0) F_(0, 0) FM(A9) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutb16bd902023-09-17 16:08:43 +0200176#define IP1_11_8 FM(DU_DG6) F_(0, 0) F_(0, 0) FM(A10) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200177#define IP1_15_12 FM(DU_DG7) F_(0, 0) F_(0, 0) FM(A11) FM(IRQ1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
178#define IP1_19_16 FM(DU_DB2) F_(0, 0) F_(0, 0) FM(A12) FM(IRQ2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
179#define IP1_23_20 FM(DU_DB3) F_(0, 0) F_(0, 0) FM(A13) FM(FXR_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
180#define IP1_27_24 FM(DU_DB4) F_(0, 0) F_(0, 0) FM(A14) FM(FXR_CLKOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
181#define IP1_31_28 FM(DU_DB5) F_(0, 0) F_(0, 0) FM(A15) FM(FXR_TXENA_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
182#define IP2_3_0 FM(DU_DB6) F_(0, 0) F_(0, 0) FM(A16) FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
183#define IP2_7_4 FM(DU_DB7) F_(0, 0) F_(0, 0) FM(A17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
184#define IP2_11_8 FM(DU_DOTCLKOUT) FM(SCIF_CLK_A) F_(0, 0) FM(A18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
185#define IP2_15_12 FM(DU_EXHSYNC_DU_HSYNC) FM(HRX0) F_(0, 0) FM(A19) FM(IRQ3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
186#define IP2_19_16 FM(DU_EXVSYNC_DU_VSYNC) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
187#define IP2_23_20 FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200188#define IP2_27_24 FM(IRQ0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200189#define IP2_31_28 FM(VI0_CLK) FM(MSIOF2_SCK) FM(SCK3) F_(0, 0) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
190#define IP3_3_0 FM(VI0_CLKENB) FM(MSIOF2_RXD) FM(RX3) FM(RD_WR_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
191#define IP3_7_4 FM(VI0_HSYNC_N) FM(MSIOF2_TXD) FM(TX3) F_(0, 0) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
192#define IP3_11_8 FM(VI0_VSYNC_N) FM(MSIOF2_SYNC) FM(CTS3_N) F_(0, 0) FM(HTX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200193#define IP3_15_12 FM(VI0_DATA0) FM(MSIOF2_SS1) FM(RTS3_N) F_(0, 0) FM(HRX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200194#define IP3_19_16 FM(VI0_DATA1) FM(MSIOF2_SS2) FM(SCK1) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
195#define IP3_23_20 FM(VI0_DATA2) FM(AVB0_AVTP_PPS) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
196#define IP3_27_24 FM(VI0_DATA3) FM(HSCK1) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
197#define IP3_31_28 FM(VI0_DATA4) FM(HRTS1_N) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
198#define IP4_3_0 FM(VI0_DATA5) FM(HCTS1_N) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
199#define IP4_7_4 FM(VI0_DATA6) FM(HTX1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200200#define IP4_11_8 FM(VI0_DATA7) FM(HRX1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200201#define IP4_15_12 FM(VI0_DATA8) FM(HSCK2) FM(PWM0_A) FM(A22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202#define IP4_19_16 FM(VI0_DATA9) FM(HCTS2_N) FM(PWM1_A) FM(A23) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
203#define IP4_23_20 FM(VI0_DATA10) FM(HRTS2_N) FM(PWM2_A) FM(A24) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204#define IP4_27_24 FM(VI0_DATA11) FM(HTX2) FM(PWM3_A) FM(A25) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205#define IP4_31_28 FM(VI0_FIELD) FM(HRX2) FM(PWM4_A) FM(CS1_N) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206#define IP5_3_0 FM(VI1_CLK) FM(MSIOF1_RXD) F_(0, 0) FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207#define IP5_7_4 FM(VI1_CLKENB) FM(MSIOF1_TXD) F_(0, 0) FM(D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208#define IP5_11_8 FM(VI1_HSYNC_N) FM(MSIOF1_SCK) F_(0, 0) FM(D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209#define IP5_15_12 FM(VI1_VSYNC_N) FM(MSIOF1_SYNC) F_(0, 0) FM(D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210#define IP5_19_16 FM(VI1_DATA0) FM(MSIOF1_SS1) F_(0, 0) FM(D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211#define IP5_23_20 FM(VI1_DATA1) FM(MSIOF1_SS2) F_(0, 0) FM(D4) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212#define IP5_27_24 FM(VI1_DATA2) FM(CANFD0_TX_B) F_(0, 0) FM(D5) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213#define IP5_31_28 FM(VI1_DATA3) FM(CANFD0_RX_B) F_(0, 0) FM(D6) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214#define IP6_3_0 FM(VI1_DATA4) FM(CANFD_CLK_B) F_(0, 0) FM(D7) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200215#define IP6_7_4 FM(VI1_DATA5) F_(0, 0) FM(SCK4) FM(D8) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216#define IP6_11_8 FM(VI1_DATA6) F_(0, 0) FM(RX4) FM(D9) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217#define IP6_15_12 FM(VI1_DATA7) F_(0, 0) FM(TX4) FM(D10) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218#define IP6_19_16 FM(VI1_DATA8) F_(0, 0) FM(CTS4_N) FM(D11) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219#define IP6_23_20 FM(VI1_DATA9) F_(0, 0) FM(RTS4_N) FM(D12) FM(MMC_D6) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220#define IP6_27_24 FM(VI1_DATA10) F_(0, 0) F_(0, 0) FM(D13) FM(MMC_D7) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasuta2a14852021-04-26 22:04:11 +0200221#define IP6_31_28 FM(VI1_DATA11) FM(SCL4) FM(IRQ4) FM(D14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222#define IP7_3_0 FM(VI1_FIELD) FM(SDA4) FM(IRQ5) FM(D15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200223#define IP7_7_4 FM(SCL0) FM(DU_DR0) FM(TPU0TO0) FM(CLKOUT) F_(0, 0) FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224#define IP7_11_8 FM(SDA0) FM(DU_DR1) FM(TPU0TO1) FM(BS_N) FM(SCK0) FM(MSIOF0_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225#define IP7_15_12 FM(SCL1) FM(DU_DG0) FM(TPU0TO2) FM(RD_N) FM(CTS0_N) FM(MSIOF0_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200226#define IP7_19_16 FM(SDA1) FM(DU_DG1) FM(TPU0TO3) FM(WE0_N) FM(RTS0_N) FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200227#define IP7_23_20 FM(SCL2) FM(DU_DB0) FM(TCLK1_A) FM(WE1_N) FM(RX0) FM(MSIOF0_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228#define IP7_27_24 FM(SDA2) FM(DU_DB1) FM(TCLK2_A) FM(EX_WAIT0) FM(TX0) FM(MSIOF0_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229#define IP7_31_28 FM(AVB0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSCLKST2_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230#define IP8_3_0 FM(CANFD0_TX_A) FM(FXR_TXDA) FM(PWM0_B) FM(DU_DISP) FM(FSCLKST2_N_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231#define IP8_7_4 FM(CANFD0_RX_A) FM(RXDA_EXTFXR) FM(PWM1_B) FM(DU_CDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232#define IP8_11_8 FM(CANFD1_TX) FM(FXR_TXDB) FM(PWM2_B) FM(TCLK1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233#define IP8_15_12 FM(CANFD1_RX) FM(RXDB_EXTFXR) FM(PWM3_B) FM(TCLK2_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234#define IP8_19_16 FM(CANFD_CLK_A) FM(CLK_EXTFXR) FM(PWM4_B) FM(SPEEDIN_B) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235#define IP8_23_20 FM(DIGRF_CLKIN) FM(DIGRF_CLKEN_IN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236#define IP8_27_24 FM(DIGRF_CLKOUT) FM(DIGRF_CLKEN_OUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutc106bb52017-10-09 20:57:29 +0200237
238#define PINMUX_GPSR \
239\
240 GPSR1_27 \
241 GPSR1_26 \
242 GPSR1_25 \
243 GPSR1_24 \
244 GPSR1_23 \
245 GPSR1_22 \
246GPSR0_21 GPSR1_21 \
247GPSR0_20 GPSR1_20 \
248GPSR0_19 GPSR1_19 \
249GPSR0_18 GPSR1_18 \
250GPSR0_17 GPSR1_17 \
251GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 \
252GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 \
253GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 \
254GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 \
255GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 \
256GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 \
257GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR5_10 \
258GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR5_9 \
259GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR5_8 \
260GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR5_7 \
261GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR5_6 \
262GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 \
263GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 \
264GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 \
265GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 \
266GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 \
267GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0
268
269#define PINMUX_IPSR \
270\
271FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
272FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
273FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
274FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
275FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
276FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
277FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
278FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
279\
280FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
281FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
282FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
283FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
284FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
285FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
286FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
287FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
288\
289FM(IP8_3_0) IP8_3_0 \
290FM(IP8_7_4) IP8_7_4 \
291FM(IP8_11_8) IP8_11_8 \
292FM(IP8_15_12) IP8_15_12 \
293FM(IP8_19_16) IP8_19_16 \
294FM(IP8_23_20) IP8_23_20 \
Marek Vasut84d75882023-01-26 21:01:43 +0100295FM(IP8_27_24) IP8_27_24
Marek Vasutc106bb52017-10-09 20:57:29 +0200296
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200297/* MOD_SEL0 */ /* 0 */ /* 1 */
Marek Vasutc106bb52017-10-09 20:57:29 +0200298#define MOD_SEL0_11 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
299#define MOD_SEL0_10 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
300#define MOD_SEL0_9 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
301#define MOD_SEL0_8 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
302#define MOD_SEL0_7 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
303#define MOD_SEL0_6 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
304#define MOD_SEL0_5 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
305#define MOD_SEL0_4 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
306#define MOD_SEL0_3 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
307#define MOD_SEL0_2 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
308#define MOD_SEL0_1 FM(SEL_RSP_0) FM(SEL_RSP_1)
309#define MOD_SEL0_0 FM(SEL_TMU_0) FM(SEL_TMU_1)
310
311#define PINMUX_MOD_SELS \
312\
313MOD_SEL0_11 \
314MOD_SEL0_10 \
315MOD_SEL0_9 \
316MOD_SEL0_8 \
317MOD_SEL0_7 \
318MOD_SEL0_6 \
319MOD_SEL0_5 \
320MOD_SEL0_4 \
321MOD_SEL0_3 \
322MOD_SEL0_2 \
323MOD_SEL0_1 \
324MOD_SEL0_0
325
326enum {
327 PINMUX_RESERVED = 0,
328
329 PINMUX_DATA_BEGIN,
330 GP_ALL(DATA),
331 PINMUX_DATA_END,
332
333#define F_(x, y)
334#define FM(x) FN_##x,
335 PINMUX_FUNCTION_BEGIN,
336 GP_ALL(FN),
337 PINMUX_GPSR
338 PINMUX_IPSR
339 PINMUX_MOD_SELS
340 PINMUX_FUNCTION_END,
341#undef F_
342#undef FM
343
344#define F_(x, y)
345#define FM(x) x##_MARK,
346 PINMUX_MARK_BEGIN,
347 PINMUX_GPSR
348 PINMUX_IPSR
349 PINMUX_MOD_SELS
350 PINMUX_MARK_END,
351#undef F_
352#undef FM
353};
354
355static const u16 pinmux_data[] = {
356 PINMUX_DATA_GP_ALL(),
357
358 PINMUX_SINGLE(AVB0_RX_CTL),
359 PINMUX_SINGLE(AVB0_RXC),
360 PINMUX_SINGLE(AVB0_RD0),
361 PINMUX_SINGLE(AVB0_RD1),
362 PINMUX_SINGLE(AVB0_RD2),
363 PINMUX_SINGLE(AVB0_RD3),
364 PINMUX_SINGLE(AVB0_TX_CTL),
365 PINMUX_SINGLE(AVB0_TXC),
366 PINMUX_SINGLE(AVB0_TD0),
367 PINMUX_SINGLE(AVB0_TD1),
368 PINMUX_SINGLE(AVB0_TD2),
369 PINMUX_SINGLE(AVB0_TD3),
370 PINMUX_SINGLE(AVB0_TXCREFCLK),
371 PINMUX_SINGLE(AVB0_MDIO),
372 PINMUX_SINGLE(AVB0_MDC),
373 PINMUX_SINGLE(AVB0_MAGIC),
374 PINMUX_SINGLE(AVB0_PHY_INT),
375 PINMUX_SINGLE(AVB0_LINK),
376 PINMUX_SINGLE(AVB0_AVTP_MATCH),
377
378 PINMUX_SINGLE(QSPI0_SPCLK),
379 PINMUX_SINGLE(QSPI0_MOSI_IO0),
380 PINMUX_SINGLE(QSPI0_MISO_IO1),
381 PINMUX_SINGLE(QSPI0_IO2),
382 PINMUX_SINGLE(QSPI0_IO3),
383 PINMUX_SINGLE(QSPI0_SSL),
384 PINMUX_SINGLE(QSPI1_SPCLK),
385 PINMUX_SINGLE(QSPI1_MOSI_IO0),
386 PINMUX_SINGLE(QSPI1_MISO_IO1),
387 PINMUX_SINGLE(QSPI1_IO2),
388 PINMUX_SINGLE(QSPI1_IO3),
389 PINMUX_SINGLE(QSPI1_SSL),
390 PINMUX_SINGLE(RPC_RESET_N),
391 PINMUX_SINGLE(RPC_WP_N),
392 PINMUX_SINGLE(RPC_INT_N),
393
394 /* IPSR0 */
395 PINMUX_IPSR_GPSR(IP0_3_0, DU_DR2),
396 PINMUX_IPSR_GPSR(IP0_3_0, HSCK0),
397 PINMUX_IPSR_GPSR(IP0_3_0, A0),
398
399 PINMUX_IPSR_GPSR(IP0_7_4, DU_DR3),
400 PINMUX_IPSR_GPSR(IP0_7_4, HRTS0_N),
401 PINMUX_IPSR_GPSR(IP0_7_4, A1),
402
403 PINMUX_IPSR_GPSR(IP0_11_8, DU_DR4),
404 PINMUX_IPSR_GPSR(IP0_11_8, HCTS0_N),
405 PINMUX_IPSR_GPSR(IP0_11_8, A2),
406
407 PINMUX_IPSR_GPSR(IP0_15_12, DU_DR5),
408 PINMUX_IPSR_GPSR(IP0_15_12, HTX0),
409 PINMUX_IPSR_GPSR(IP0_15_12, A3),
410
411 PINMUX_IPSR_GPSR(IP0_19_16, DU_DR6),
412 PINMUX_IPSR_GPSR(IP0_19_16, MSIOF3_RXD),
413 PINMUX_IPSR_GPSR(IP0_19_16, A4),
414
415 PINMUX_IPSR_GPSR(IP0_23_20, DU_DR7),
416 PINMUX_IPSR_GPSR(IP0_23_20, MSIOF3_TXD),
417 PINMUX_IPSR_GPSR(IP0_23_20, A5),
418
419 PINMUX_IPSR_GPSR(IP0_27_24, DU_DG2),
420 PINMUX_IPSR_GPSR(IP0_27_24, MSIOF3_SS1),
421 PINMUX_IPSR_GPSR(IP0_27_24, A6),
422
423 PINMUX_IPSR_GPSR(IP0_31_28, DU_DG3),
424 PINMUX_IPSR_GPSR(IP0_31_28, MSIOF3_SS2),
425 PINMUX_IPSR_GPSR(IP0_31_28, A7),
426 PINMUX_IPSR_GPSR(IP0_31_28, PWMFSW0),
427
428 /* IPSR1 */
429 PINMUX_IPSR_GPSR(IP1_3_0, DU_DG4),
430 PINMUX_IPSR_GPSR(IP1_3_0, A8),
431 PINMUX_IPSR_MSEL(IP1_3_0, FSO_CFE_0_N_A, SEL_RFSO_0),
432
433 PINMUX_IPSR_GPSR(IP1_7_4, DU_DG5),
434 PINMUX_IPSR_GPSR(IP1_7_4, A9),
435 PINMUX_IPSR_MSEL(IP1_7_4, FSO_CFE_1_N_A, SEL_RFSO_0),
436
437 PINMUX_IPSR_GPSR(IP1_11_8, DU_DG6),
438 PINMUX_IPSR_GPSR(IP1_11_8, A10),
439 PINMUX_IPSR_MSEL(IP1_11_8, FSO_TOE_N_A, SEL_RFSO_0),
440
441 PINMUX_IPSR_GPSR(IP1_15_12, DU_DG7),
442 PINMUX_IPSR_GPSR(IP1_15_12, A11),
443 PINMUX_IPSR_GPSR(IP1_15_12, IRQ1),
444
445 PINMUX_IPSR_GPSR(IP1_19_16, DU_DB2),
446 PINMUX_IPSR_GPSR(IP1_19_16, A12),
447 PINMUX_IPSR_GPSR(IP1_19_16, IRQ2),
448
449 PINMUX_IPSR_GPSR(IP1_23_20, DU_DB3),
450 PINMUX_IPSR_GPSR(IP1_23_20, A13),
451 PINMUX_IPSR_GPSR(IP1_23_20, FXR_CLKOUT1),
452
453 PINMUX_IPSR_GPSR(IP1_27_24, DU_DB4),
454 PINMUX_IPSR_GPSR(IP1_27_24, A14),
455 PINMUX_IPSR_GPSR(IP1_27_24, FXR_CLKOUT2),
456
457 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB5),
458 PINMUX_IPSR_GPSR(IP1_31_28, A15),
459 PINMUX_IPSR_GPSR(IP1_31_28, FXR_TXENA_N),
460
461 /* IPSR2 */
462 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB6),
463 PINMUX_IPSR_GPSR(IP2_3_0, A16),
464 PINMUX_IPSR_GPSR(IP2_3_0, FXR_TXENB_N),
465
466 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB7),
467 PINMUX_IPSR_GPSR(IP2_7_4, A17),
Marek Vasutc106bb52017-10-09 20:57:29 +0200468
469 PINMUX_IPSR_GPSR(IP2_11_8, DU_DOTCLKOUT),
470 PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_A, SEL_HSCIF0_0),
471 PINMUX_IPSR_GPSR(IP2_11_8, A18),
472
473 PINMUX_IPSR_GPSR(IP2_15_12, DU_EXHSYNC_DU_HSYNC),
474 PINMUX_IPSR_GPSR(IP2_15_12, HRX0),
475 PINMUX_IPSR_GPSR(IP2_15_12, A19),
476 PINMUX_IPSR_GPSR(IP2_15_12, IRQ3),
477
478 PINMUX_IPSR_GPSR(IP2_19_16, DU_EXVSYNC_DU_VSYNC),
479 PINMUX_IPSR_GPSR(IP2_19_16, MSIOF3_SCK),
Marek Vasutc106bb52017-10-09 20:57:29 +0200480
481 PINMUX_IPSR_GPSR(IP2_23_20, DU_EXODDF_DU_ODDF_DISP_CDE),
482 PINMUX_IPSR_GPSR(IP2_23_20, MSIOF3_SYNC),
Marek Vasutc106bb52017-10-09 20:57:29 +0200483
484 PINMUX_IPSR_GPSR(IP2_27_24, IRQ0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200485
486 PINMUX_IPSR_GPSR(IP2_31_28, VI0_CLK),
487 PINMUX_IPSR_GPSR(IP2_31_28, MSIOF2_SCK),
488 PINMUX_IPSR_GPSR(IP2_31_28, SCK3),
489 PINMUX_IPSR_GPSR(IP2_31_28, HSCK3),
490
491 /* IPSR3 */
492 PINMUX_IPSR_GPSR(IP3_3_0, VI0_CLKENB),
493 PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_RXD),
494 PINMUX_IPSR_GPSR(IP3_3_0, RX3),
495 PINMUX_IPSR_GPSR(IP3_3_0, RD_WR_N),
496 PINMUX_IPSR_GPSR(IP3_3_0, HCTS3_N),
497
498 PINMUX_IPSR_GPSR(IP3_7_4, VI0_HSYNC_N),
499 PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
500 PINMUX_IPSR_GPSR(IP3_7_4, TX3),
501 PINMUX_IPSR_GPSR(IP3_7_4, HRTS3_N),
502
503 PINMUX_IPSR_GPSR(IP3_11_8, VI0_VSYNC_N),
504 PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_SYNC),
505 PINMUX_IPSR_GPSR(IP3_11_8, CTS3_N),
506 PINMUX_IPSR_GPSR(IP3_11_8, HTX3),
507
508 PINMUX_IPSR_GPSR(IP3_15_12, VI0_DATA0),
509 PINMUX_IPSR_GPSR(IP3_15_12, MSIOF2_SS1),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200510 PINMUX_IPSR_GPSR(IP3_15_12, RTS3_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200511 PINMUX_IPSR_GPSR(IP3_15_12, HRX3),
512
513 PINMUX_IPSR_GPSR(IP3_19_16, VI0_DATA1),
514 PINMUX_IPSR_GPSR(IP3_19_16, MSIOF2_SS2),
515 PINMUX_IPSR_GPSR(IP3_19_16, SCK1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200516 PINMUX_IPSR_MSEL(IP3_19_16, SPEEDIN_A, SEL_RSP_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200517
518 PINMUX_IPSR_GPSR(IP3_23_20, VI0_DATA2),
519 PINMUX_IPSR_GPSR(IP3_23_20, AVB0_AVTP_PPS),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200520 PINMUX_IPSR_MSEL(IP3_23_20, SDA3_A, SEL_I2C3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200521
522 PINMUX_IPSR_GPSR(IP3_27_24, VI0_DATA3),
523 PINMUX_IPSR_GPSR(IP3_27_24, HSCK1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200524 PINMUX_IPSR_MSEL(IP3_27_24, SCL3_A, SEL_I2C3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200525
526 PINMUX_IPSR_GPSR(IP3_31_28, VI0_DATA4),
527 PINMUX_IPSR_GPSR(IP3_31_28, HRTS1_N),
528 PINMUX_IPSR_MSEL(IP3_31_28, RX1_A, SEL_SCIF1_0),
529
530 /* IPSR4 */
531 PINMUX_IPSR_GPSR(IP4_3_0, VI0_DATA5),
532 PINMUX_IPSR_GPSR(IP4_3_0, HCTS1_N),
533 PINMUX_IPSR_MSEL(IP4_3_0, TX1_A, SEL_SCIF1_0),
534
535 PINMUX_IPSR_GPSR(IP4_7_4, VI0_DATA6),
536 PINMUX_IPSR_GPSR(IP4_7_4, HTX1),
537 PINMUX_IPSR_GPSR(IP4_7_4, CTS1_N),
538
539 PINMUX_IPSR_GPSR(IP4_11_8, VI0_DATA7),
540 PINMUX_IPSR_GPSR(IP4_11_8, HRX1),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200541 PINMUX_IPSR_GPSR(IP4_11_8, RTS1_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200542
543 PINMUX_IPSR_GPSR(IP4_15_12, VI0_DATA8),
544 PINMUX_IPSR_GPSR(IP4_15_12, HSCK2),
545 PINMUX_IPSR_MSEL(IP4_15_12, PWM0_A, SEL_PWM0_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200546
547 PINMUX_IPSR_GPSR(IP4_19_16, VI0_DATA9),
548 PINMUX_IPSR_GPSR(IP4_19_16, HCTS2_N),
549 PINMUX_IPSR_MSEL(IP4_19_16, PWM1_A, SEL_PWM1_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200550 PINMUX_IPSR_MSEL(IP4_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
551
552 PINMUX_IPSR_GPSR(IP4_23_20, VI0_DATA10),
553 PINMUX_IPSR_GPSR(IP4_23_20, HRTS2_N),
554 PINMUX_IPSR_MSEL(IP4_23_20, PWM2_A, SEL_PWM2_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200555 PINMUX_IPSR_MSEL(IP4_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
556
557 PINMUX_IPSR_GPSR(IP4_27_24, VI0_DATA11),
558 PINMUX_IPSR_GPSR(IP4_27_24, HTX2),
559 PINMUX_IPSR_MSEL(IP4_27_24, PWM3_A, SEL_PWM3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200560 PINMUX_IPSR_MSEL(IP4_27_24, FSO_TOE_N_B, SEL_RFSO_1),
561
562 PINMUX_IPSR_GPSR(IP4_31_28, VI0_FIELD),
563 PINMUX_IPSR_GPSR(IP4_31_28, HRX2),
564 PINMUX_IPSR_MSEL(IP4_31_28, PWM4_A, SEL_PWM4_0),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200565 PINMUX_IPSR_GPSR(IP4_31_28, CS1_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200566 PINMUX_IPSR_GPSR(IP4_31_28, FSCLKST2_N_A),
567
568 /* IPSR5 */
569 PINMUX_IPSR_GPSR(IP5_3_0, VI1_CLK),
570 PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
571 PINMUX_IPSR_GPSR(IP5_3_0, CS0_N),
572
573 PINMUX_IPSR_GPSR(IP5_7_4, VI1_CLKENB),
574 PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
575 PINMUX_IPSR_GPSR(IP5_7_4, D0),
576
577 PINMUX_IPSR_GPSR(IP5_11_8, VI1_HSYNC_N),
578 PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
579 PINMUX_IPSR_GPSR(IP5_11_8, D1),
580
581 PINMUX_IPSR_GPSR(IP5_15_12, VI1_VSYNC_N),
582 PINMUX_IPSR_GPSR(IP5_15_12, MSIOF1_SYNC),
583 PINMUX_IPSR_GPSR(IP5_15_12, D2),
584
585 PINMUX_IPSR_GPSR(IP5_19_16, VI1_DATA0),
586 PINMUX_IPSR_GPSR(IP5_19_16, MSIOF1_SS1),
587 PINMUX_IPSR_GPSR(IP5_19_16, D3),
588
589 PINMUX_IPSR_GPSR(IP5_23_20, VI1_DATA1),
590 PINMUX_IPSR_GPSR(IP5_23_20, MSIOF1_SS2),
591 PINMUX_IPSR_GPSR(IP5_23_20, D4),
592 PINMUX_IPSR_GPSR(IP5_23_20, MMC_CMD),
593
594 PINMUX_IPSR_GPSR(IP5_27_24, VI1_DATA2),
595 PINMUX_IPSR_MSEL(IP5_27_24, CANFD0_TX_B, SEL_CANFD0_1),
596 PINMUX_IPSR_GPSR(IP5_27_24, D5),
597 PINMUX_IPSR_GPSR(IP5_27_24, MMC_D0),
598
599 PINMUX_IPSR_GPSR(IP5_31_28, VI1_DATA3),
600 PINMUX_IPSR_MSEL(IP5_31_28, CANFD0_RX_B, SEL_CANFD0_1),
601 PINMUX_IPSR_GPSR(IP5_31_28, D6),
602 PINMUX_IPSR_GPSR(IP5_31_28, MMC_D1),
603
604 /* IPSR6 */
605 PINMUX_IPSR_GPSR(IP6_3_0, VI1_DATA4),
606 PINMUX_IPSR_MSEL(IP6_3_0, CANFD_CLK_B, SEL_CANFD0_1),
607 PINMUX_IPSR_GPSR(IP6_3_0, D7),
608 PINMUX_IPSR_GPSR(IP6_3_0, MMC_D2),
609
610 PINMUX_IPSR_GPSR(IP6_7_4, VI1_DATA5),
611 PINMUX_IPSR_GPSR(IP6_7_4, SCK4),
612 PINMUX_IPSR_GPSR(IP6_7_4, D8),
613 PINMUX_IPSR_GPSR(IP6_7_4, MMC_D3),
614
615 PINMUX_IPSR_GPSR(IP6_11_8, VI1_DATA6),
616 PINMUX_IPSR_GPSR(IP6_11_8, RX4),
617 PINMUX_IPSR_GPSR(IP6_11_8, D9),
618 PINMUX_IPSR_GPSR(IP6_11_8, MMC_CLK),
619
620 PINMUX_IPSR_GPSR(IP6_15_12, VI1_DATA7),
621 PINMUX_IPSR_GPSR(IP6_15_12, TX4),
622 PINMUX_IPSR_GPSR(IP6_15_12, D10),
623 PINMUX_IPSR_GPSR(IP6_15_12, MMC_D4),
624
625 PINMUX_IPSR_GPSR(IP6_19_16, VI1_DATA8),
626 PINMUX_IPSR_GPSR(IP6_19_16, CTS4_N),
627 PINMUX_IPSR_GPSR(IP6_19_16, D11),
628 PINMUX_IPSR_GPSR(IP6_19_16, MMC_D5),
629
630 PINMUX_IPSR_GPSR(IP6_23_20, VI1_DATA9),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200631 PINMUX_IPSR_GPSR(IP6_23_20, RTS4_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200632 PINMUX_IPSR_GPSR(IP6_23_20, D12),
633 PINMUX_IPSR_GPSR(IP6_23_20, MMC_D6),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200634 PINMUX_IPSR_MSEL(IP6_23_20, SCL3_B, SEL_I2C3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200635
636 PINMUX_IPSR_GPSR(IP6_27_24, VI1_DATA10),
637 PINMUX_IPSR_GPSR(IP6_27_24, D13),
638 PINMUX_IPSR_GPSR(IP6_27_24, MMC_D7),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200639 PINMUX_IPSR_MSEL(IP6_27_24, SDA3_B, SEL_I2C3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200640
641 PINMUX_IPSR_GPSR(IP6_31_28, VI1_DATA11),
642 PINMUX_IPSR_GPSR(IP6_31_28, SCL4),
643 PINMUX_IPSR_GPSR(IP6_31_28, IRQ4),
644 PINMUX_IPSR_GPSR(IP6_31_28, D14),
Marek Vasutc106bb52017-10-09 20:57:29 +0200645
646 /* IPSR7 */
647 PINMUX_IPSR_GPSR(IP7_3_0, VI1_FIELD),
648 PINMUX_IPSR_GPSR(IP7_3_0, SDA4),
649 PINMUX_IPSR_GPSR(IP7_3_0, IRQ5),
650 PINMUX_IPSR_GPSR(IP7_3_0, D15),
Marek Vasutc106bb52017-10-09 20:57:29 +0200651
652 PINMUX_IPSR_GPSR(IP7_7_4, SCL0),
653 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR0),
654 PINMUX_IPSR_GPSR(IP7_7_4, TPU0TO0),
655 PINMUX_IPSR_GPSR(IP7_7_4, CLKOUT),
656 PINMUX_IPSR_GPSR(IP7_7_4, MSIOF0_RXD),
657
658 PINMUX_IPSR_GPSR(IP7_11_8, SDA0),
659 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR1),
660 PINMUX_IPSR_GPSR(IP7_11_8, TPU0TO1),
661 PINMUX_IPSR_GPSR(IP7_11_8, BS_N),
662 PINMUX_IPSR_GPSR(IP7_11_8, SCK0),
663 PINMUX_IPSR_GPSR(IP7_11_8, MSIOF0_TXD),
664
665 PINMUX_IPSR_GPSR(IP7_15_12, SCL1),
666 PINMUX_IPSR_GPSR(IP7_15_12, DU_DG0),
667 PINMUX_IPSR_GPSR(IP7_15_12, TPU0TO2),
668 PINMUX_IPSR_GPSR(IP7_15_12, RD_N),
669 PINMUX_IPSR_GPSR(IP7_15_12, CTS0_N),
670 PINMUX_IPSR_GPSR(IP7_15_12, MSIOF0_SCK),
671
672 PINMUX_IPSR_GPSR(IP7_19_16, SDA1),
673 PINMUX_IPSR_GPSR(IP7_19_16, DU_DG1),
674 PINMUX_IPSR_GPSR(IP7_19_16, TPU0TO3),
675 PINMUX_IPSR_GPSR(IP7_19_16, WE0_N),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200676 PINMUX_IPSR_GPSR(IP7_19_16, RTS0_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200677 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF0_SYNC),
678
679 PINMUX_IPSR_GPSR(IP7_23_20, SCL2),
680 PINMUX_IPSR_GPSR(IP7_23_20, DU_DB0),
681 PINMUX_IPSR_MSEL(IP7_23_20, TCLK1_A, SEL_TMU_0),
682 PINMUX_IPSR_GPSR(IP7_23_20, WE1_N),
683 PINMUX_IPSR_GPSR(IP7_23_20, RX0),
684 PINMUX_IPSR_GPSR(IP7_23_20, MSIOF0_SS1),
685
686 PINMUX_IPSR_GPSR(IP7_27_24, SDA2),
687 PINMUX_IPSR_GPSR(IP7_27_24, DU_DB1),
688 PINMUX_IPSR_MSEL(IP7_27_24, TCLK2_A, SEL_TMU_0),
689 PINMUX_IPSR_GPSR(IP7_27_24, EX_WAIT0),
690 PINMUX_IPSR_GPSR(IP7_27_24, TX0),
691 PINMUX_IPSR_GPSR(IP7_27_24, MSIOF0_SS2),
692
693 PINMUX_IPSR_GPSR(IP7_31_28, AVB0_AVTP_CAPTURE),
694 PINMUX_IPSR_GPSR(IP7_31_28, FSCLKST2_N_B),
695
696 /* IPSR8 */
697 PINMUX_IPSR_MSEL(IP8_3_0, CANFD0_TX_A, SEL_CANFD0_0),
698 PINMUX_IPSR_GPSR(IP8_3_0, FXR_TXDA),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200699 PINMUX_IPSR_MSEL(IP8_3_0, PWM0_B, SEL_PWM0_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200700 PINMUX_IPSR_GPSR(IP8_3_0, DU_DISP),
701 PINMUX_IPSR_GPSR(IP8_3_0, FSCLKST2_N_C),
702
703 PINMUX_IPSR_MSEL(IP8_7_4, CANFD0_RX_A, SEL_CANFD0_0),
704 PINMUX_IPSR_GPSR(IP8_7_4, RXDA_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200705 PINMUX_IPSR_MSEL(IP8_7_4, PWM1_B, SEL_PWM1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200706 PINMUX_IPSR_GPSR(IP8_7_4, DU_CDE),
707
708 PINMUX_IPSR_GPSR(IP8_11_8, CANFD1_TX),
709 PINMUX_IPSR_GPSR(IP8_11_8, FXR_TXDB),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200710 PINMUX_IPSR_MSEL(IP8_11_8, PWM2_B, SEL_PWM2_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200711 PINMUX_IPSR_MSEL(IP8_11_8, TCLK1_B, SEL_TMU_1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200712 PINMUX_IPSR_MSEL(IP8_11_8, TX1_B, SEL_SCIF1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200713
714 PINMUX_IPSR_GPSR(IP8_15_12, CANFD1_RX),
715 PINMUX_IPSR_GPSR(IP8_15_12, RXDB_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200716 PINMUX_IPSR_MSEL(IP8_15_12, PWM3_B, SEL_PWM3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200717 PINMUX_IPSR_MSEL(IP8_15_12, TCLK2_B, SEL_TMU_1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200718 PINMUX_IPSR_MSEL(IP8_15_12, RX1_B, SEL_SCIF1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200719
720 PINMUX_IPSR_MSEL(IP8_19_16, CANFD_CLK_A, SEL_CANFD0_0),
721 PINMUX_IPSR_GPSR(IP8_19_16, CLK_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200722 PINMUX_IPSR_MSEL(IP8_19_16, PWM4_B, SEL_PWM4_1),
723 PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_B, SEL_RSP_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200724 PINMUX_IPSR_MSEL(IP8_19_16, SCIF_CLK_B, SEL_HSCIF0_1),
725
726 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKIN),
727 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKEN_IN),
728
729 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKOUT),
730 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKEN_OUT),
731};
732
Marek Vasut84d75882023-01-26 21:01:43 +0100733/*
734 * Pins not associated with a GPIO port.
735 */
736enum {
737 GP_ASSIGN_LAST(),
738 NOGP_ALL(),
739};
740
Marek Vasutc106bb52017-10-09 20:57:29 +0200741static const struct sh_pfc_pin pinmux_pins[] = {
742 PINMUX_GPIO_GP_ALL(),
Marek Vasut84d75882023-01-26 21:01:43 +0100743 PINMUX_NOGP_ALL(),
Marek Vasutc106bb52017-10-09 20:57:29 +0200744};
745
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200746/* - AVB0 ------------------------------------------------------------------- */
747static const unsigned int avb0_link_pins[] = {
748 /* AVB0_LINK */
749 RCAR_GP_PIN(1, 18),
Marek Vasutc106bb52017-10-09 20:57:29 +0200750};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200751static const unsigned int avb0_link_mux[] = {
752 AVB0_LINK_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200753};
754static const unsigned int avb0_magic_pins[] = {
755 /* AVB0_MAGIC */
756 RCAR_GP_PIN(1, 16),
757};
758static const unsigned int avb0_magic_mux[] = {
759 AVB0_MAGIC_MARK,
760};
761static const unsigned int avb0_phy_int_pins[] = {
762 /* AVB0_PHY_INT */
763 RCAR_GP_PIN(1, 17),
764};
765static const unsigned int avb0_phy_int_mux[] = {
766 AVB0_PHY_INT_MARK,
767};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200768static const unsigned int avb0_mdio_pins[] = {
769 /* AVB0_MDC, AVB0_MDIO */
770 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
Marek Vasutc106bb52017-10-09 20:57:29 +0200771};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200772static const unsigned int avb0_mdio_mux[] = {
773 AVB0_MDC_MARK, AVB0_MDIO_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200774};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200775static const unsigned int avb0_rgmii_pins[] = {
776 /*
777 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
778 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3
779 */
780 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
781 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
782 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 12),
783 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
784 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
785 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
Marek Vasutc106bb52017-10-09 20:57:29 +0200786};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200787static const unsigned int avb0_rgmii_mux[] = {
788 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
789 AVB0_TD0_MARK, AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
790 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
791 AVB0_RD0_MARK, AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
792};
793static const unsigned int avb0_txcrefclk_pins[] = {
794 /* AVB0_TXCREFCLK */
795 RCAR_GP_PIN(1, 13),
796};
797static const unsigned int avb0_txcrefclk_mux[] = {
798 AVB0_TXCREFCLK_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200799};
800static const unsigned int avb0_avtp_pps_pins[] = {
801 /* AVB0_AVTP_PPS */
802 RCAR_GP_PIN(2, 6),
803};
804static const unsigned int avb0_avtp_pps_mux[] = {
805 AVB0_AVTP_PPS_MARK,
806};
807static const unsigned int avb0_avtp_capture_pins[] = {
808 /* AVB0_AVTP_CAPTURE */
809 RCAR_GP_PIN(1, 20),
810};
811static const unsigned int avb0_avtp_capture_mux[] = {
812 AVB0_AVTP_CAPTURE_MARK,
813};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200814static const unsigned int avb0_avtp_match_pins[] = {
815 /* AVB0_AVTP_MATCH */
816 RCAR_GP_PIN(1, 19),
817};
818static const unsigned int avb0_avtp_match_mux[] = {
819 AVB0_AVTP_MATCH_MARK,
820};
821
822/* - CANFD Clock ------------------------------------------------------------ */
823static const unsigned int canfd_clk_a_pins[] = {
824 /* CANFD_CLK */
825 RCAR_GP_PIN(1, 25),
826};
827static const unsigned int canfd_clk_a_mux[] = {
828 CANFD_CLK_A_MARK,
829};
830static const unsigned int canfd_clk_b_pins[] = {
831 /* CANFD_CLK */
832 RCAR_GP_PIN(3, 8),
833};
834static const unsigned int canfd_clk_b_mux[] = {
835 CANFD_CLK_B_MARK,
836};
Marek Vasutc106bb52017-10-09 20:57:29 +0200837
838/* - CANFD0 ----------------------------------------------------------------- */
839static const unsigned int canfd0_data_a_pins[] = {
840 /* TX, RX */
841 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
842};
843static const unsigned int canfd0_data_a_mux[] = {
844 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
845};
Marek Vasutc106bb52017-10-09 20:57:29 +0200846static const unsigned int canfd0_data_b_pins[] = {
847 /* TX, RX */
848 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
849};
850static const unsigned int canfd0_data_b_mux[] = {
851 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
852};
Marek Vasutc106bb52017-10-09 20:57:29 +0200853
854/* - CANFD1 ----------------------------------------------------------------- */
855static const unsigned int canfd1_data_pins[] = {
856 /* TX, RX */
857 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
858};
859static const unsigned int canfd1_data_mux[] = {
860 CANFD1_TX_MARK, CANFD1_RX_MARK,
861};
862
863/* - DU --------------------------------------------------------------------- */
864static const unsigned int du_rgb666_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200865 /* R[7:2], G[7:2], B[7:2] */
866 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3),
867 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
868 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
869 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6),
870 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 15),
871 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +0200872};
873static const unsigned int du_rgb666_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200874 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK,
875 DU_DR4_MARK, DU_DR3_MARK, DU_DR2_MARK,
876 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK,
877 DU_DG4_MARK, DU_DG3_MARK, DU_DG2_MARK,
878 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK,
879 DU_DB4_MARK, DU_DB3_MARK, DU_DB2_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200880};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200881static const unsigned int du_clk_out_pins[] = {
882 /* DOTCLKOUT */
Marek Vasutc106bb52017-10-09 20:57:29 +0200883 RCAR_GP_PIN(0, 18),
884};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200885static const unsigned int du_clk_out_mux[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +0200886 DU_DOTCLKOUT_MARK,
887};
888static const unsigned int du_sync_pins[] = {
889 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
890 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
891};
892static const unsigned int du_sync_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200893 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
Marek Vasutc106bb52017-10-09 20:57:29 +0200894};
895static const unsigned int du_oddf_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200896 /* EXODDF/ODDF/DISP/CDE */
Marek Vasutc106bb52017-10-09 20:57:29 +0200897 RCAR_GP_PIN(0, 21),
898};
899static const unsigned int du_oddf_mux[] = {
900 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
901};
902static const unsigned int du_cde_pins[] = {
903 /* CDE */
904 RCAR_GP_PIN(1, 22),
905};
906static const unsigned int du_cde_mux[] = {
907 DU_CDE_MARK,
908};
909static const unsigned int du_disp_pins[] = {
910 /* DISP */
911 RCAR_GP_PIN(1, 21),
912};
913static const unsigned int du_disp_mux[] = {
914 DU_DISP_MARK,
915};
916
917/* - HSCIF0 ----------------------------------------------------------------- */
918static const unsigned int hscif0_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200919 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200920 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 3),
921};
922static const unsigned int hscif0_data_mux[] = {
923 HRX0_MARK, HTX0_MARK,
924};
925static const unsigned int hscif0_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200926 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200927 RCAR_GP_PIN(0, 0),
928};
929static const unsigned int hscif0_clk_mux[] = {
930 HSCK0_MARK,
931};
932static const unsigned int hscif0_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200933 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200934 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
935};
936static const unsigned int hscif0_ctrl_mux[] = {
937 HRTS0_N_MARK, HCTS0_N_MARK,
938};
939
940/* - HSCIF1 ----------------------------------------------------------------- */
941static const unsigned int hscif1_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200942 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200943 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
944};
945static const unsigned int hscif1_data_mux[] = {
946 HRX1_MARK, HTX1_MARK,
947};
948static const unsigned int hscif1_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200949 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200950 RCAR_GP_PIN(2, 7),
951};
952static const unsigned int hscif1_clk_mux[] = {
953 HSCK1_MARK,
954};
955static const unsigned int hscif1_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200956 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200957 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
958};
959static const unsigned int hscif1_ctrl_mux[] = {
960 HRTS1_N_MARK, HCTS1_N_MARK,
961};
962
963/* - HSCIF2 ----------------------------------------------------------------- */
964static const unsigned int hscif2_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200965 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200966 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 15),
967};
968static const unsigned int hscif2_data_mux[] = {
969 HRX2_MARK, HTX2_MARK,
970};
971static const unsigned int hscif2_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200972 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200973 RCAR_GP_PIN(2, 12),
974};
975static const unsigned int hscif2_clk_mux[] = {
976 HSCK2_MARK,
977};
978static const unsigned int hscif2_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200979 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200980 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
981};
982static const unsigned int hscif2_ctrl_mux[] = {
983 HRTS2_N_MARK, HCTS2_N_MARK,
984};
985
986/* - HSCIF3 ----------------------------------------------------------------- */
987static const unsigned int hscif3_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200988 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200989 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
990};
991static const unsigned int hscif3_data_mux[] = {
992 HRX3_MARK, HTX3_MARK,
993};
994static const unsigned int hscif3_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200995 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200996 RCAR_GP_PIN(2, 0),
997};
998static const unsigned int hscif3_clk_mux[] = {
999 HSCK3_MARK,
1000};
1001static const unsigned int hscif3_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001002 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001003 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
1004};
1005static const unsigned int hscif3_ctrl_mux[] = {
1006 HRTS3_N_MARK, HCTS3_N_MARK,
1007};
1008
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001009/* - I2C0 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001010static const unsigned int i2c0_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001011 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001012 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
1013};
1014static const unsigned int i2c0_mux[] = {
1015 SDA0_MARK, SCL0_MARK,
1016};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001017
1018/* - I2C1 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001019static const unsigned int i2c1_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001020 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001021 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1022};
1023static const unsigned int i2c1_mux[] = {
1024 SDA1_MARK, SCL1_MARK,
1025};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001026
1027/* - I2C2 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001028static const unsigned int i2c2_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001029 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001030 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
1031};
1032static const unsigned int i2c2_mux[] = {
1033 SDA2_MARK, SCL2_MARK,
1034};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001035
1036/* - I2C3 ------------------------------------------------------------------- */
1037static const unsigned int i2c3_a_pins[] = {
1038 /* SDA, SCL */
1039 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
Marek Vasutc106bb52017-10-09 20:57:29 +02001040};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001041static const unsigned int i2c3_a_mux[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001042 SDA3_A_MARK, SCL3_A_MARK,
1043};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001044static const unsigned int i2c3_b_pins[] = {
1045 /* SDA, SCL */
1046 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1047};
1048static const unsigned int i2c3_b_mux[] = {
1049 SDA3_B_MARK, SCL3_B_MARK,
1050};
1051
1052/* - I2C4 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001053static const unsigned int i2c4_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001054 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001055 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
1056};
1057static const unsigned int i2c4_mux[] = {
1058 SDA4_MARK, SCL4_MARK,
1059};
1060
1061/* - INTC-EX ---------------------------------------------------------------- */
1062static const unsigned int intc_ex_irq0_pins[] = {
1063 /* IRQ0 */
1064 RCAR_GP_PIN(1, 0),
1065};
1066static const unsigned int intc_ex_irq0_mux[] = {
1067 IRQ0_MARK,
1068};
1069static const unsigned int intc_ex_irq1_pins[] = {
1070 /* IRQ1 */
1071 RCAR_GP_PIN(0, 11),
1072};
1073static const unsigned int intc_ex_irq1_mux[] = {
1074 IRQ1_MARK,
1075};
1076static const unsigned int intc_ex_irq2_pins[] = {
1077 /* IRQ2 */
1078 RCAR_GP_PIN(0, 12),
1079};
1080static const unsigned int intc_ex_irq2_mux[] = {
1081 IRQ2_MARK,
1082};
1083static const unsigned int intc_ex_irq3_pins[] = {
1084 /* IRQ3 */
1085 RCAR_GP_PIN(0, 19),
1086};
1087static const unsigned int intc_ex_irq3_mux[] = {
1088 IRQ3_MARK,
1089};
1090static const unsigned int intc_ex_irq4_pins[] = {
1091 /* IRQ4 */
1092 RCAR_GP_PIN(3, 15),
1093};
1094static const unsigned int intc_ex_irq4_mux[] = {
1095 IRQ4_MARK,
1096};
1097static const unsigned int intc_ex_irq5_pins[] = {
1098 /* IRQ5 */
1099 RCAR_GP_PIN(3, 16),
1100};
1101static const unsigned int intc_ex_irq5_mux[] = {
1102 IRQ5_MARK,
1103};
1104
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001105/* - MMC -------------------------------------------------------------------- */
Marek Vasut84d75882023-01-26 21:01:43 +01001106static const unsigned int mmc_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001107 /* D[0:7] */
1108 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1109 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1110 RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1111 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
1112};
Marek Vasut84d75882023-01-26 21:01:43 +01001113static const unsigned int mmc_data_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001114 MMC_D0_MARK, MMC_D1_MARK,
1115 MMC_D2_MARK, MMC_D3_MARK,
1116 MMC_D4_MARK, MMC_D5_MARK,
1117 MMC_D6_MARK, MMC_D7_MARK,
1118};
1119static const unsigned int mmc_ctrl_pins[] = {
1120 /* CLK, CMD */
1121 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 5),
1122};
1123static const unsigned int mmc_ctrl_mux[] = {
1124 MMC_CLK_MARK, MMC_CMD_MARK,
1125};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001126
Marek Vasutc106bb52017-10-09 20:57:29 +02001127/* - MSIOF0 ----------------------------------------------------------------- */
1128static const unsigned int msiof0_clk_pins[] = {
1129 /* SCK */
1130 RCAR_GP_PIN(4, 2),
1131};
1132static const unsigned int msiof0_clk_mux[] = {
1133 MSIOF0_SCK_MARK,
1134};
1135static const unsigned int msiof0_sync_pins[] = {
1136 /* SYNC */
1137 RCAR_GP_PIN(4, 3),
1138};
1139static const unsigned int msiof0_sync_mux[] = {
1140 MSIOF0_SYNC_MARK,
1141};
1142static const unsigned int msiof0_ss1_pins[] = {
1143 /* SS1 */
1144 RCAR_GP_PIN(4, 4),
1145};
1146static const unsigned int msiof0_ss1_mux[] = {
1147 MSIOF0_SS1_MARK,
1148};
1149static const unsigned int msiof0_ss2_pins[] = {
1150 /* SS2 */
1151 RCAR_GP_PIN(4, 5),
1152};
1153static const unsigned int msiof0_ss2_mux[] = {
1154 MSIOF0_SS2_MARK,
1155};
1156static const unsigned int msiof0_txd_pins[] = {
1157 /* TXD */
1158 RCAR_GP_PIN(4, 1),
1159};
1160static const unsigned int msiof0_txd_mux[] = {
1161 MSIOF0_TXD_MARK,
1162};
1163static const unsigned int msiof0_rxd_pins[] = {
1164 /* RXD */
1165 RCAR_GP_PIN(4, 0),
1166};
1167static const unsigned int msiof0_rxd_mux[] = {
1168 MSIOF0_RXD_MARK,
1169};
1170
1171/* - MSIOF1 ----------------------------------------------------------------- */
1172static const unsigned int msiof1_clk_pins[] = {
1173 /* SCK */
1174 RCAR_GP_PIN(3, 2),
1175};
1176static const unsigned int msiof1_clk_mux[] = {
1177 MSIOF1_SCK_MARK,
1178};
1179static const unsigned int msiof1_sync_pins[] = {
1180 /* SYNC */
1181 RCAR_GP_PIN(3, 3),
1182};
1183static const unsigned int msiof1_sync_mux[] = {
1184 MSIOF1_SYNC_MARK,
1185};
1186static const unsigned int msiof1_ss1_pins[] = {
1187 /* SS1 */
1188 RCAR_GP_PIN(3, 4),
1189};
1190static const unsigned int msiof1_ss1_mux[] = {
1191 MSIOF1_SS1_MARK,
1192};
1193static const unsigned int msiof1_ss2_pins[] = {
1194 /* SS2 */
1195 RCAR_GP_PIN(3, 5),
1196};
1197static const unsigned int msiof1_ss2_mux[] = {
1198 MSIOF1_SS2_MARK,
1199};
1200static const unsigned int msiof1_txd_pins[] = {
1201 /* TXD */
1202 RCAR_GP_PIN(3, 1),
1203};
1204static const unsigned int msiof1_txd_mux[] = {
1205 MSIOF1_TXD_MARK,
1206};
1207static const unsigned int msiof1_rxd_pins[] = {
1208 /* RXD */
1209 RCAR_GP_PIN(3, 0),
1210};
1211static const unsigned int msiof1_rxd_mux[] = {
1212 MSIOF1_RXD_MARK,
1213};
1214
1215/* - MSIOF2 ----------------------------------------------------------------- */
1216static const unsigned int msiof2_clk_pins[] = {
1217 /* SCK */
1218 RCAR_GP_PIN(2, 0),
1219};
1220static const unsigned int msiof2_clk_mux[] = {
1221 MSIOF2_SCK_MARK,
1222};
1223static const unsigned int msiof2_sync_pins[] = {
1224 /* SYNC */
1225 RCAR_GP_PIN(2, 3),
1226};
1227static const unsigned int msiof2_sync_mux[] = {
1228 MSIOF2_SYNC_MARK,
1229};
1230static const unsigned int msiof2_ss1_pins[] = {
1231 /* SS1 */
1232 RCAR_GP_PIN(2, 4),
1233};
1234static const unsigned int msiof2_ss1_mux[] = {
1235 MSIOF2_SS1_MARK,
1236};
1237static const unsigned int msiof2_ss2_pins[] = {
1238 /* SS2 */
1239 RCAR_GP_PIN(2, 5),
1240};
1241static const unsigned int msiof2_ss2_mux[] = {
1242 MSIOF2_SS2_MARK,
1243};
1244static const unsigned int msiof2_txd_pins[] = {
1245 /* TXD */
1246 RCAR_GP_PIN(2, 2),
1247};
1248static const unsigned int msiof2_txd_mux[] = {
1249 MSIOF2_TXD_MARK,
1250};
1251static const unsigned int msiof2_rxd_pins[] = {
1252 /* RXD */
1253 RCAR_GP_PIN(2, 1),
1254};
1255static const unsigned int msiof2_rxd_mux[] = {
1256 MSIOF2_RXD_MARK,
1257};
1258
1259/* - MSIOF3 ----------------------------------------------------------------- */
1260static const unsigned int msiof3_clk_pins[] = {
1261 /* SCK */
1262 RCAR_GP_PIN(0, 20),
1263};
1264static const unsigned int msiof3_clk_mux[] = {
1265 MSIOF3_SCK_MARK,
1266};
1267static const unsigned int msiof3_sync_pins[] = {
1268 /* SYNC */
1269 RCAR_GP_PIN(0, 21),
1270};
1271static const unsigned int msiof3_sync_mux[] = {
1272 MSIOF3_SYNC_MARK,
1273};
1274static const unsigned int msiof3_ss1_pins[] = {
1275 /* SS1 */
1276 RCAR_GP_PIN(0, 6),
1277};
1278static const unsigned int msiof3_ss1_mux[] = {
1279 MSIOF3_SS1_MARK,
1280};
1281static const unsigned int msiof3_ss2_pins[] = {
1282 /* SS2 */
1283 RCAR_GP_PIN(0, 7),
1284};
1285static const unsigned int msiof3_ss2_mux[] = {
1286 MSIOF3_SS2_MARK,
1287};
1288static const unsigned int msiof3_txd_pins[] = {
1289 /* TXD */
1290 RCAR_GP_PIN(0, 5),
1291};
1292static const unsigned int msiof3_txd_mux[] = {
1293 MSIOF3_TXD_MARK,
1294};
1295static const unsigned int msiof3_rxd_pins[] = {
1296 /* RXD */
1297 RCAR_GP_PIN(0, 4),
1298};
1299static const unsigned int msiof3_rxd_mux[] = {
1300 MSIOF3_RXD_MARK,
1301};
1302
1303/* - PWM0 ------------------------------------------------------------------- */
1304static const unsigned int pwm0_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001305 RCAR_GP_PIN(2, 12),
1306};
1307static const unsigned int pwm0_a_mux[] = {
1308 PWM0_A_MARK,
1309};
1310static const unsigned int pwm0_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001311 RCAR_GP_PIN(1, 21),
1312};
1313static const unsigned int pwm0_b_mux[] = {
1314 PWM0_B_MARK,
1315};
1316
1317/* - PWM1 ------------------------------------------------------------------- */
1318static const unsigned int pwm1_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001319 RCAR_GP_PIN(2, 13),
1320};
1321static const unsigned int pwm1_a_mux[] = {
1322 PWM1_A_MARK,
1323};
1324static const unsigned int pwm1_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001325 RCAR_GP_PIN(1, 22),
1326};
1327static const unsigned int pwm1_b_mux[] = {
1328 PWM1_B_MARK,
1329};
1330
1331/* - PWM2 ------------------------------------------------------------------- */
1332static const unsigned int pwm2_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001333 RCAR_GP_PIN(2, 14),
1334};
1335static const unsigned int pwm2_a_mux[] = {
1336 PWM2_A_MARK,
1337};
1338static const unsigned int pwm2_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001339 RCAR_GP_PIN(1, 23),
1340};
1341static const unsigned int pwm2_b_mux[] = {
1342 PWM2_B_MARK,
1343};
1344
1345/* - PWM3 ------------------------------------------------------------------- */
1346static const unsigned int pwm3_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001347 RCAR_GP_PIN(2, 15),
1348};
1349static const unsigned int pwm3_a_mux[] = {
1350 PWM3_A_MARK,
1351};
1352static const unsigned int pwm3_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001353 RCAR_GP_PIN(1, 24),
1354};
1355static const unsigned int pwm3_b_mux[] = {
1356 PWM3_B_MARK,
1357};
1358
1359/* - PWM4 ------------------------------------------------------------------- */
1360static const unsigned int pwm4_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001361 RCAR_GP_PIN(2, 16),
1362};
1363static const unsigned int pwm4_a_mux[] = {
1364 PWM4_A_MARK,
1365};
1366static const unsigned int pwm4_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001367 RCAR_GP_PIN(1, 25),
1368};
1369static const unsigned int pwm4_b_mux[] = {
1370 PWM4_B_MARK,
1371};
1372
Marek Vasut8719ca82019-03-04 22:39:51 +01001373/* - QSPI0 ------------------------------------------------------------------ */
1374static const unsigned int qspi0_ctrl_pins[] = {
1375 /* SPCLK, SSL */
1376 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 5),
1377};
1378static const unsigned int qspi0_ctrl_mux[] = {
1379 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
1380};
Marek Vasut8719ca82019-03-04 22:39:51 +01001381
1382/* - QSPI1 ------------------------------------------------------------------ */
1383static const unsigned int qspi1_ctrl_pins[] = {
1384 /* SPCLK, SSL */
1385 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 11),
1386};
1387static const unsigned int qspi1_ctrl_mux[] = {
1388 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
1389};
Marek Vasut8719ca82019-03-04 22:39:51 +01001390
Marek Vasuta2a14852021-04-26 22:04:11 +02001391/* - RPC -------------------------------------------------------------------- */
Marek Vasut84d75882023-01-26 21:01:43 +01001392static const unsigned int rpc_clk_pins[] = {
Marek Vasuta2a14852021-04-26 22:04:11 +02001393 /* Octal-SPI flash: C/SCLK */
Marek Vasuta2a14852021-04-26 22:04:11 +02001394 /* HyperFlash: CK, CK# */
1395 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 6),
1396};
Marek Vasut84d75882023-01-26 21:01:43 +01001397static const unsigned int rpc_clk_mux[] = {
Marek Vasuta2a14852021-04-26 22:04:11 +02001398 QSPI0_SPCLK_MARK, QSPI1_SPCLK_MARK,
1399};
1400static const unsigned int rpc_ctrl_pins[] = {
1401 /* Octal-SPI flash: S#/CS, DQS */
1402 /* HyperFlash: CS#, RDS */
1403 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1404};
1405static const unsigned int rpc_ctrl_mux[] = {
1406 QSPI0_SSL_MARK, QSPI1_SSL_MARK,
1407};
1408static const unsigned int rpc_data_pins[] = {
1409 /* DQ[0:7] */
1410 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1411 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1412 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1413 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1414};
1415static const unsigned int rpc_data_mux[] = {
1416 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1417 QSPI0_IO2_MARK, QSPI0_IO3_MARK,
1418 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1419 QSPI1_IO2_MARK, QSPI1_IO3_MARK,
1420};
1421static const unsigned int rpc_reset_pins[] = {
1422 /* RPC_RESET# */
1423 RCAR_GP_PIN(5, 12),
1424};
1425static const unsigned int rpc_reset_mux[] = {
1426 RPC_RESET_N_MARK,
1427};
1428static const unsigned int rpc_int_pins[] = {
1429 /* RPC_INT# */
1430 RCAR_GP_PIN(5, 14),
1431};
1432static const unsigned int rpc_int_mux[] = {
1433 RPC_INT_N_MARK,
1434};
1435static const unsigned int rpc_wp_pins[] = {
1436 /* RPC_WP# */
1437 RCAR_GP_PIN(5, 13),
1438};
1439static const unsigned int rpc_wp_mux[] = {
1440 RPC_WP_N_MARK,
1441};
1442
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001443/* - SCIF Clock ------------------------------------------------------------- */
1444static const unsigned int scif_clk_a_pins[] = {
1445 /* SCIF_CLK */
1446 RCAR_GP_PIN(0, 18),
1447};
1448static const unsigned int scif_clk_a_mux[] = {
1449 SCIF_CLK_A_MARK,
1450};
1451static const unsigned int scif_clk_b_pins[] = {
1452 /* SCIF_CLK */
1453 RCAR_GP_PIN(1, 25),
1454};
1455static const unsigned int scif_clk_b_mux[] = {
1456 SCIF_CLK_B_MARK,
1457};
1458
Marek Vasutc106bb52017-10-09 20:57:29 +02001459/* - SCIF0 ------------------------------------------------------------------ */
1460static const unsigned int scif0_data_pins[] = {
1461 /* RX, TX */
1462 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1463};
1464static const unsigned int scif0_data_mux[] = {
1465 RX0_MARK, TX0_MARK,
1466};
1467static const unsigned int scif0_clk_pins[] = {
1468 /* SCK */
1469 RCAR_GP_PIN(4, 1),
1470};
1471static const unsigned int scif0_clk_mux[] = {
1472 SCK0_MARK,
1473};
Marek Vasutc106bb52017-10-09 20:57:29 +02001474static const unsigned int scif0_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001475 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001476 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1477};
1478static const unsigned int scif0_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001479 RTS0_N_MARK, CTS0_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001480};
1481
1482/* - SCIF1 ------------------------------------------------------------------ */
1483static const unsigned int scif1_data_a_pins[] = {
1484 /* RX, TX */
1485 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1486};
1487static const unsigned int scif1_data_a_mux[] = {
1488 RX1_A_MARK, TX1_A_MARK,
1489};
1490static const unsigned int scif1_clk_pins[] = {
1491 /* SCK */
1492 RCAR_GP_PIN(2, 5),
1493};
1494static const unsigned int scif1_clk_mux[] = {
1495 SCK1_MARK,
1496};
1497static const unsigned int scif1_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001498 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001499 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1500};
1501static const unsigned int scif1_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001502 RTS1_N_MARK, CTS1_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001503};
1504static const unsigned int scif1_data_b_pins[] = {
1505 /* RX, TX */
1506 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1507};
1508static const unsigned int scif1_data_b_mux[] = {
1509 RX1_B_MARK, TX1_B_MARK,
1510};
1511
1512/* - SCIF3 ------------------------------------------------------------------ */
1513static const unsigned int scif3_data_pins[] = {
1514 /* RX, TX */
1515 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
1516};
1517static const unsigned int scif3_data_mux[] = {
1518 RX3_MARK, TX3_MARK,
1519};
1520static const unsigned int scif3_clk_pins[] = {
1521 /* SCK */
1522 RCAR_GP_PIN(2, 0),
1523};
1524static const unsigned int scif3_clk_mux[] = {
1525 SCK3_MARK,
1526};
1527static const unsigned int scif3_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001528 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001529 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
1530};
1531static const unsigned int scif3_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001532 RTS3_N_MARK, CTS3_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001533};
1534
1535/* - SCIF4 ------------------------------------------------------------------ */
1536static const unsigned int scif4_data_pins[] = {
1537 /* RX, TX */
1538 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1539};
1540static const unsigned int scif4_data_mux[] = {
1541 RX4_MARK, TX4_MARK,
1542};
1543static const unsigned int scif4_clk_pins[] = {
1544 /* SCK */
1545 RCAR_GP_PIN(3, 9),
1546};
1547static const unsigned int scif4_clk_mux[] = {
1548 SCK4_MARK,
1549};
1550static const unsigned int scif4_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001551 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001552 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
1553};
1554static const unsigned int scif4_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001555 RTS4_N_MARK, CTS4_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001556};
1557
Marek Vasutc106bb52017-10-09 20:57:29 +02001558/* - TMU -------------------------------------------------------------------- */
1559static const unsigned int tmu_tclk1_a_pins[] = {
1560 /* TCLK1 */
1561 RCAR_GP_PIN(4, 4),
1562};
1563static const unsigned int tmu_tclk1_a_mux[] = {
1564 TCLK1_A_MARK,
1565};
1566static const unsigned int tmu_tclk1_b_pins[] = {
1567 /* TCLK1 */
1568 RCAR_GP_PIN(1, 23),
1569};
1570static const unsigned int tmu_tclk1_b_mux[] = {
1571 TCLK1_B_MARK,
1572};
1573static const unsigned int tmu_tclk2_a_pins[] = {
1574 /* TCLK2 */
1575 RCAR_GP_PIN(4, 5),
1576};
1577static const unsigned int tmu_tclk2_a_mux[] = {
1578 TCLK2_A_MARK,
1579};
1580static const unsigned int tmu_tclk2_b_pins[] = {
1581 /* TCLK2 */
1582 RCAR_GP_PIN(1, 24),
1583};
1584static const unsigned int tmu_tclk2_b_mux[] = {
1585 TCLK2_B_MARK,
1586};
1587
1588/* - VIN0 ------------------------------------------------------------------- */
Marek Vasut84d75882023-01-26 21:01:43 +01001589static const unsigned int vin0_data_pins[] = {
1590 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
1591 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1592 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1593 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1594 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1595 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
Marek Vasutc106bb52017-10-09 20:57:29 +02001596};
Marek Vasut84d75882023-01-26 21:01:43 +01001597static const unsigned int vin0_data_mux[] = {
1598 VI0_DATA0_MARK, VI0_DATA1_MARK,
1599 VI0_DATA2_MARK, VI0_DATA3_MARK,
1600 VI0_DATA4_MARK, VI0_DATA5_MARK,
1601 VI0_DATA6_MARK, VI0_DATA7_MARK,
1602 VI0_DATA8_MARK, VI0_DATA9_MARK,
1603 VI0_DATA10_MARK, VI0_DATA11_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001604};
1605static const unsigned int vin0_sync_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001606 /* HSYNC#, VSYNC# */
1607 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
Marek Vasutc106bb52017-10-09 20:57:29 +02001608};
1609static const unsigned int vin0_sync_mux[] = {
1610 VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
1611};
1612static const unsigned int vin0_field_pins[] = {
1613 /* FIELD */
1614 RCAR_GP_PIN(2, 16),
1615};
1616static const unsigned int vin0_field_mux[] = {
1617 VI0_FIELD_MARK,
1618};
1619static const unsigned int vin0_clkenb_pins[] = {
1620 /* CLKENB */
1621 RCAR_GP_PIN(2, 1),
1622};
1623static const unsigned int vin0_clkenb_mux[] = {
1624 VI0_CLKENB_MARK,
1625};
1626static const unsigned int vin0_clk_pins[] = {
1627 /* CLK */
1628 RCAR_GP_PIN(2, 0),
1629};
1630static const unsigned int vin0_clk_mux[] = {
1631 VI0_CLK_MARK,
1632};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001633
Marek Vasutc106bb52017-10-09 20:57:29 +02001634/* - VIN1 ------------------------------------------------------------------- */
Marek Vasut84d75882023-01-26 21:01:43 +01001635static const unsigned int vin1_data_pins[] = {
1636 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1637 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1638 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1639 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1640 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
1641 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
Marek Vasutc106bb52017-10-09 20:57:29 +02001642};
Marek Vasut84d75882023-01-26 21:01:43 +01001643static const unsigned int vin1_data_mux[] = {
1644 VI1_DATA0_MARK, VI1_DATA1_MARK,
1645 VI1_DATA2_MARK, VI1_DATA3_MARK,
1646 VI1_DATA4_MARK, VI1_DATA5_MARK,
1647 VI1_DATA6_MARK, VI1_DATA7_MARK,
1648 VI1_DATA8_MARK, VI1_DATA9_MARK,
1649 VI1_DATA10_MARK, VI1_DATA11_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001650};
1651static const unsigned int vin1_sync_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001652 /* HSYNC#, VSYNC# */
1653 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
Marek Vasutc106bb52017-10-09 20:57:29 +02001654};
1655static const unsigned int vin1_sync_mux[] = {
1656 VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
1657};
1658static const unsigned int vin1_field_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001659 RCAR_GP_PIN(3, 16),
1660};
1661static const unsigned int vin1_field_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001662 /* FIELD */
Marek Vasutc106bb52017-10-09 20:57:29 +02001663 VI1_FIELD_MARK,
1664};
1665static const unsigned int vin1_clkenb_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001666 RCAR_GP_PIN(3, 1),
1667};
1668static const unsigned int vin1_clkenb_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001669 /* CLKENB */
Marek Vasutc106bb52017-10-09 20:57:29 +02001670 VI1_CLKENB_MARK,
1671};
1672static const unsigned int vin1_clk_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001673 RCAR_GP_PIN(3, 0),
1674};
1675static const unsigned int vin1_clk_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001676 /* CLK */
Marek Vasutc106bb52017-10-09 20:57:29 +02001677 VI1_CLK_MARK,
1678};
1679
1680static const struct sh_pfc_pin_group pinmux_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001681 SH_PFC_PIN_GROUP(avb0_link),
Marek Vasutc106bb52017-10-09 20:57:29 +02001682 SH_PFC_PIN_GROUP(avb0_magic),
1683 SH_PFC_PIN_GROUP(avb0_phy_int),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001684 SH_PFC_PIN_GROUP(avb0_mdio),
1685 SH_PFC_PIN_GROUP(avb0_rgmii),
1686 SH_PFC_PIN_GROUP(avb0_txcrefclk),
Marek Vasutc106bb52017-10-09 20:57:29 +02001687 SH_PFC_PIN_GROUP(avb0_avtp_pps),
1688 SH_PFC_PIN_GROUP(avb0_avtp_capture),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001689 SH_PFC_PIN_GROUP(avb0_avtp_match),
Marek Vasutc106bb52017-10-09 20:57:29 +02001690 SH_PFC_PIN_GROUP(canfd_clk_a),
Marek Vasutc106bb52017-10-09 20:57:29 +02001691 SH_PFC_PIN_GROUP(canfd_clk_b),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001692 SH_PFC_PIN_GROUP(canfd0_data_a),
1693 SH_PFC_PIN_GROUP(canfd0_data_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001694 SH_PFC_PIN_GROUP(canfd1_data),
1695 SH_PFC_PIN_GROUP(du_rgb666),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001696 SH_PFC_PIN_GROUP(du_clk_out),
Marek Vasutc106bb52017-10-09 20:57:29 +02001697 SH_PFC_PIN_GROUP(du_sync),
1698 SH_PFC_PIN_GROUP(du_oddf),
1699 SH_PFC_PIN_GROUP(du_cde),
1700 SH_PFC_PIN_GROUP(du_disp),
1701 SH_PFC_PIN_GROUP(hscif0_data),
1702 SH_PFC_PIN_GROUP(hscif0_clk),
1703 SH_PFC_PIN_GROUP(hscif0_ctrl),
1704 SH_PFC_PIN_GROUP(hscif1_data),
1705 SH_PFC_PIN_GROUP(hscif1_clk),
1706 SH_PFC_PIN_GROUP(hscif1_ctrl),
1707 SH_PFC_PIN_GROUP(hscif2_data),
1708 SH_PFC_PIN_GROUP(hscif2_clk),
1709 SH_PFC_PIN_GROUP(hscif2_ctrl),
1710 SH_PFC_PIN_GROUP(hscif3_data),
1711 SH_PFC_PIN_GROUP(hscif3_clk),
1712 SH_PFC_PIN_GROUP(hscif3_ctrl),
Marek Vasutc106bb52017-10-09 20:57:29 +02001713 SH_PFC_PIN_GROUP(i2c0),
1714 SH_PFC_PIN_GROUP(i2c1),
1715 SH_PFC_PIN_GROUP(i2c2),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001716 SH_PFC_PIN_GROUP(i2c3_a),
1717 SH_PFC_PIN_GROUP(i2c3_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001718 SH_PFC_PIN_GROUP(i2c4),
1719 SH_PFC_PIN_GROUP(intc_ex_irq0),
1720 SH_PFC_PIN_GROUP(intc_ex_irq1),
1721 SH_PFC_PIN_GROUP(intc_ex_irq2),
1722 SH_PFC_PIN_GROUP(intc_ex_irq3),
1723 SH_PFC_PIN_GROUP(intc_ex_irq4),
1724 SH_PFC_PIN_GROUP(intc_ex_irq5),
Marek Vasut84d75882023-01-26 21:01:43 +01001725 BUS_DATA_PIN_GROUP(mmc_data, 1),
1726 BUS_DATA_PIN_GROUP(mmc_data, 4),
1727 BUS_DATA_PIN_GROUP(mmc_data, 8),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001728 SH_PFC_PIN_GROUP(mmc_ctrl),
Marek Vasutc106bb52017-10-09 20:57:29 +02001729 SH_PFC_PIN_GROUP(msiof0_clk),
1730 SH_PFC_PIN_GROUP(msiof0_sync),
1731 SH_PFC_PIN_GROUP(msiof0_ss1),
1732 SH_PFC_PIN_GROUP(msiof0_ss2),
1733 SH_PFC_PIN_GROUP(msiof0_txd),
1734 SH_PFC_PIN_GROUP(msiof0_rxd),
1735 SH_PFC_PIN_GROUP(msiof1_clk),
1736 SH_PFC_PIN_GROUP(msiof1_sync),
1737 SH_PFC_PIN_GROUP(msiof1_ss1),
1738 SH_PFC_PIN_GROUP(msiof1_ss2),
1739 SH_PFC_PIN_GROUP(msiof1_txd),
1740 SH_PFC_PIN_GROUP(msiof1_rxd),
1741 SH_PFC_PIN_GROUP(msiof2_clk),
1742 SH_PFC_PIN_GROUP(msiof2_sync),
1743 SH_PFC_PIN_GROUP(msiof2_ss1),
1744 SH_PFC_PIN_GROUP(msiof2_ss2),
1745 SH_PFC_PIN_GROUP(msiof2_txd),
1746 SH_PFC_PIN_GROUP(msiof2_rxd),
1747 SH_PFC_PIN_GROUP(msiof3_clk),
1748 SH_PFC_PIN_GROUP(msiof3_sync),
1749 SH_PFC_PIN_GROUP(msiof3_ss1),
1750 SH_PFC_PIN_GROUP(msiof3_ss2),
1751 SH_PFC_PIN_GROUP(msiof3_txd),
1752 SH_PFC_PIN_GROUP(msiof3_rxd),
1753 SH_PFC_PIN_GROUP(pwm0_a),
1754 SH_PFC_PIN_GROUP(pwm0_b),
1755 SH_PFC_PIN_GROUP(pwm1_a),
1756 SH_PFC_PIN_GROUP(pwm1_b),
1757 SH_PFC_PIN_GROUP(pwm2_a),
1758 SH_PFC_PIN_GROUP(pwm2_b),
1759 SH_PFC_PIN_GROUP(pwm3_a),
1760 SH_PFC_PIN_GROUP(pwm3_b),
1761 SH_PFC_PIN_GROUP(pwm4_a),
1762 SH_PFC_PIN_GROUP(pwm4_b),
Marek Vasut8719ca82019-03-04 22:39:51 +01001763 SH_PFC_PIN_GROUP(qspi0_ctrl),
Marek Vasut84d75882023-01-26 21:01:43 +01001764 SH_PFC_PIN_GROUP_SUBSET(qspi0_data2, rpc_data, 0, 2),
1765 SH_PFC_PIN_GROUP_SUBSET(qspi0_data4, rpc_data, 0, 4),
Marek Vasut8719ca82019-03-04 22:39:51 +01001766 SH_PFC_PIN_GROUP(qspi1_ctrl),
Marek Vasut84d75882023-01-26 21:01:43 +01001767 SH_PFC_PIN_GROUP_SUBSET(qspi1_data2, rpc_data, 4, 2),
1768 SH_PFC_PIN_GROUP_SUBSET(qspi1_data4, rpc_data, 4, 4),
1769 BUS_DATA_PIN_GROUP(rpc_clk, 1),
1770 BUS_DATA_PIN_GROUP(rpc_clk, 2),
Marek Vasuta2a14852021-04-26 22:04:11 +02001771 SH_PFC_PIN_GROUP(rpc_ctrl),
1772 SH_PFC_PIN_GROUP(rpc_data),
1773 SH_PFC_PIN_GROUP(rpc_reset),
1774 SH_PFC_PIN_GROUP(rpc_int),
1775 SH_PFC_PIN_GROUP(rpc_wp),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001776 SH_PFC_PIN_GROUP(scif_clk_a),
1777 SH_PFC_PIN_GROUP(scif_clk_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001778 SH_PFC_PIN_GROUP(scif0_data),
1779 SH_PFC_PIN_GROUP(scif0_clk),
1780 SH_PFC_PIN_GROUP(scif0_ctrl),
1781 SH_PFC_PIN_GROUP(scif1_data_a),
1782 SH_PFC_PIN_GROUP(scif1_clk),
1783 SH_PFC_PIN_GROUP(scif1_ctrl),
1784 SH_PFC_PIN_GROUP(scif1_data_b),
1785 SH_PFC_PIN_GROUP(scif3_data),
1786 SH_PFC_PIN_GROUP(scif3_clk),
1787 SH_PFC_PIN_GROUP(scif3_ctrl),
1788 SH_PFC_PIN_GROUP(scif4_data),
1789 SH_PFC_PIN_GROUP(scif4_clk),
1790 SH_PFC_PIN_GROUP(scif4_ctrl),
Marek Vasutc106bb52017-10-09 20:57:29 +02001791 SH_PFC_PIN_GROUP(tmu_tclk1_a),
1792 SH_PFC_PIN_GROUP(tmu_tclk1_b),
1793 SH_PFC_PIN_GROUP(tmu_tclk2_a),
1794 SH_PFC_PIN_GROUP(tmu_tclk2_b),
Marek Vasut84d75882023-01-26 21:01:43 +01001795 BUS_DATA_PIN_GROUP(vin0_data, 8),
1796 BUS_DATA_PIN_GROUP(vin0_data, 10),
1797 BUS_DATA_PIN_GROUP(vin0_data, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +02001798 SH_PFC_PIN_GROUP(vin0_sync),
1799 SH_PFC_PIN_GROUP(vin0_field),
1800 SH_PFC_PIN_GROUP(vin0_clkenb),
1801 SH_PFC_PIN_GROUP(vin0_clk),
Marek Vasut84d75882023-01-26 21:01:43 +01001802 BUS_DATA_PIN_GROUP(vin1_data, 8),
1803 BUS_DATA_PIN_GROUP(vin1_data, 10),
1804 BUS_DATA_PIN_GROUP(vin1_data, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +02001805 SH_PFC_PIN_GROUP(vin1_sync),
1806 SH_PFC_PIN_GROUP(vin1_field),
1807 SH_PFC_PIN_GROUP(vin1_clkenb),
1808 SH_PFC_PIN_GROUP(vin1_clk),
1809};
1810
1811static const char * const avb0_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001812 "avb0_link",
Marek Vasutc106bb52017-10-09 20:57:29 +02001813 "avb0_magic",
1814 "avb0_phy_int",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001815 "avb0_mdio",
1816 "avb0_rgmii",
1817 "avb0_txcrefclk",
Marek Vasutc106bb52017-10-09 20:57:29 +02001818 "avb0_avtp_pps",
1819 "avb0_avtp_capture",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001820 "avb0_avtp_match",
1821};
1822
1823static const char * const canfd_clk_groups[] = {
1824 "canfd_clk_a",
1825 "canfd_clk_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001826};
1827
1828static const char * const canfd0_groups[] = {
1829 "canfd0_data_a",
Marek Vasutc106bb52017-10-09 20:57:29 +02001830 "canfd0_data_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001831};
1832
1833static const char * const canfd1_groups[] = {
1834 "canfd1_data",
1835};
1836
1837static const char * const du_groups[] = {
1838 "du_rgb666",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001839 "du_clk_out",
Marek Vasutc106bb52017-10-09 20:57:29 +02001840 "du_sync",
1841 "du_oddf",
1842 "du_cde",
1843 "du_disp",
1844};
1845
1846static const char * const hscif0_groups[] = {
1847 "hscif0_data",
1848 "hscif0_clk",
1849 "hscif0_ctrl",
1850};
1851
1852static const char * const hscif1_groups[] = {
1853 "hscif1_data",
1854 "hscif1_clk",
1855 "hscif1_ctrl",
1856};
1857
1858static const char * const hscif2_groups[] = {
1859 "hscif2_data",
1860 "hscif2_clk",
1861 "hscif2_ctrl",
1862};
1863
1864static const char * const hscif3_groups[] = {
1865 "hscif3_data",
1866 "hscif3_clk",
1867 "hscif3_ctrl",
1868};
1869
Marek Vasutc106bb52017-10-09 20:57:29 +02001870static const char * const i2c0_groups[] = {
1871 "i2c0",
1872};
1873
1874static const char * const i2c1_groups[] = {
1875 "i2c1",
1876};
1877
1878static const char * const i2c2_groups[] = {
1879 "i2c2",
1880};
1881
1882static const char * const i2c3_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001883 "i2c3_a",
1884 "i2c3_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001885};
1886
1887static const char * const i2c4_groups[] = {
1888 "i2c4",
1889};
1890
1891static const char * const intc_ex_groups[] = {
1892 "intc_ex_irq0",
1893 "intc_ex_irq1",
1894 "intc_ex_irq2",
1895 "intc_ex_irq3",
1896 "intc_ex_irq4",
1897 "intc_ex_irq5",
1898};
1899
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001900static const char * const mmc_groups[] = {
1901 "mmc_data1",
1902 "mmc_data4",
1903 "mmc_data8",
1904 "mmc_ctrl",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001905};
1906
Marek Vasutc106bb52017-10-09 20:57:29 +02001907static const char * const msiof0_groups[] = {
1908 "msiof0_clk",
1909 "msiof0_sync",
1910 "msiof0_ss1",
1911 "msiof0_ss2",
1912 "msiof0_txd",
1913 "msiof0_rxd",
1914};
1915
1916static const char * const msiof1_groups[] = {
1917 "msiof1_clk",
1918 "msiof1_sync",
1919 "msiof1_ss1",
1920 "msiof1_ss2",
1921 "msiof1_txd",
1922 "msiof1_rxd",
1923};
1924
1925static const char * const msiof2_groups[] = {
1926 "msiof2_clk",
1927 "msiof2_sync",
1928 "msiof2_ss1",
1929 "msiof2_ss2",
1930 "msiof2_txd",
1931 "msiof2_rxd",
1932};
1933
1934static const char * const msiof3_groups[] = {
1935 "msiof3_clk",
1936 "msiof3_sync",
1937 "msiof3_ss1",
1938 "msiof3_ss2",
1939 "msiof3_txd",
1940 "msiof3_rxd",
1941};
1942
1943static const char * const pwm0_groups[] = {
1944 "pwm0_a",
1945 "pwm0_b",
1946};
1947
1948static const char * const pwm1_groups[] = {
1949 "pwm1_a",
1950 "pwm1_b",
1951};
1952
1953static const char * const pwm2_groups[] = {
1954 "pwm2_a",
1955 "pwm2_b",
1956};
1957
1958static const char * const pwm3_groups[] = {
1959 "pwm3_a",
1960 "pwm3_b",
1961};
1962
1963static const char * const pwm4_groups[] = {
1964 "pwm4_a",
1965 "pwm4_b",
1966};
1967
Marek Vasut8719ca82019-03-04 22:39:51 +01001968static const char * const qspi0_groups[] = {
1969 "qspi0_ctrl",
1970 "qspi0_data2",
1971 "qspi0_data4",
1972};
1973
1974static const char * const qspi1_groups[] = {
1975 "qspi1_ctrl",
1976 "qspi1_data2",
1977 "qspi1_data4",
1978};
1979
Marek Vasuta2a14852021-04-26 22:04:11 +02001980static const char * const rpc_groups[] = {
1981 "rpc_clk1",
1982 "rpc_clk2",
1983 "rpc_ctrl",
1984 "rpc_data",
1985 "rpc_reset",
1986 "rpc_int",
1987 "rpc_wp",
1988};
1989
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001990static const char * const scif_clk_groups[] = {
1991 "scif_clk_a",
1992 "scif_clk_b",
1993};
1994
Marek Vasutc106bb52017-10-09 20:57:29 +02001995static const char * const scif0_groups[] = {
1996 "scif0_data",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001997 "scif0_clk",
1998 "scif0_ctrl",
Marek Vasutc106bb52017-10-09 20:57:29 +02001999};
2000
2001static const char * const scif1_groups[] = {
2002 "scif1_data_a",
2003 "scif1_clk",
2004 "scif1_ctrl",
2005 "scif1_data_b",
2006};
2007
2008static const char * const scif3_groups[] = {
2009 "scif3_data",
2010 "scif3_clk",
2011 "scif3_ctrl",
2012};
2013
2014static const char * const scif4_groups[] = {
2015 "scif4_data",
2016 "scif4_clk",
2017 "scif4_ctrl",
2018};
2019
Marek Vasutc106bb52017-10-09 20:57:29 +02002020static const char * const tmu_groups[] = {
2021 "tmu_tclk1_a",
2022 "tmu_tclk1_b",
2023 "tmu_tclk2_a",
2024 "tmu_tclk2_b",
2025};
2026
2027static const char * const vin0_groups[] = {
2028 "vin0_data8",
2029 "vin0_data10",
2030 "vin0_data12",
2031 "vin0_sync",
2032 "vin0_field",
2033 "vin0_clkenb",
2034 "vin0_clk",
2035};
2036
2037static const char * const vin1_groups[] = {
2038 "vin1_data8",
2039 "vin1_data10",
2040 "vin1_data12",
2041 "vin1_sync",
2042 "vin1_field",
2043 "vin1_clkenb",
2044 "vin1_clk",
2045};
2046
Marek Vasutc106bb52017-10-09 20:57:29 +02002047static const struct sh_pfc_function pinmux_functions[] = {
2048 SH_PFC_FUNCTION(avb0),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002049 SH_PFC_FUNCTION(canfd_clk),
Marek Vasutc106bb52017-10-09 20:57:29 +02002050 SH_PFC_FUNCTION(canfd0),
2051 SH_PFC_FUNCTION(canfd1),
2052 SH_PFC_FUNCTION(du),
2053 SH_PFC_FUNCTION(hscif0),
2054 SH_PFC_FUNCTION(hscif1),
2055 SH_PFC_FUNCTION(hscif2),
2056 SH_PFC_FUNCTION(hscif3),
Marek Vasutc106bb52017-10-09 20:57:29 +02002057 SH_PFC_FUNCTION(i2c0),
2058 SH_PFC_FUNCTION(i2c1),
2059 SH_PFC_FUNCTION(i2c2),
2060 SH_PFC_FUNCTION(i2c3),
2061 SH_PFC_FUNCTION(i2c4),
2062 SH_PFC_FUNCTION(intc_ex),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002063 SH_PFC_FUNCTION(mmc),
Marek Vasutc106bb52017-10-09 20:57:29 +02002064 SH_PFC_FUNCTION(msiof0),
2065 SH_PFC_FUNCTION(msiof1),
2066 SH_PFC_FUNCTION(msiof2),
2067 SH_PFC_FUNCTION(msiof3),
2068 SH_PFC_FUNCTION(pwm0),
2069 SH_PFC_FUNCTION(pwm1),
2070 SH_PFC_FUNCTION(pwm2),
2071 SH_PFC_FUNCTION(pwm3),
2072 SH_PFC_FUNCTION(pwm4),
Marek Vasut8719ca82019-03-04 22:39:51 +01002073 SH_PFC_FUNCTION(qspi0),
2074 SH_PFC_FUNCTION(qspi1),
Marek Vasuta2a14852021-04-26 22:04:11 +02002075 SH_PFC_FUNCTION(rpc),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002076 SH_PFC_FUNCTION(scif_clk),
Marek Vasutc106bb52017-10-09 20:57:29 +02002077 SH_PFC_FUNCTION(scif0),
2078 SH_PFC_FUNCTION(scif1),
2079 SH_PFC_FUNCTION(scif3),
2080 SH_PFC_FUNCTION(scif4),
Marek Vasutc106bb52017-10-09 20:57:29 +02002081 SH_PFC_FUNCTION(tmu),
2082 SH_PFC_FUNCTION(vin0),
2083 SH_PFC_FUNCTION(vin1),
2084};
2085
2086static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2087#define F_(x, y) FN_##y
2088#define FM(x) FN_##x
Marek Vasut84d75882023-01-26 21:01:43 +01002089 { PINMUX_CFG_REG_VAR("GPSR0", 0xe6060100, 32,
2090 GROUP(-10, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2091 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2092 GROUP(
2093 /* GP0_31_22 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002094 GP_0_21_FN, GPSR0_21,
2095 GP_0_20_FN, GPSR0_20,
2096 GP_0_19_FN, GPSR0_19,
2097 GP_0_18_FN, GPSR0_18,
2098 GP_0_17_FN, GPSR0_17,
2099 GP_0_16_FN, GPSR0_16,
2100 GP_0_15_FN, GPSR0_15,
2101 GP_0_14_FN, GPSR0_14,
2102 GP_0_13_FN, GPSR0_13,
2103 GP_0_12_FN, GPSR0_12,
2104 GP_0_11_FN, GPSR0_11,
2105 GP_0_10_FN, GPSR0_10,
2106 GP_0_9_FN, GPSR0_9,
2107 GP_0_8_FN, GPSR0_8,
2108 GP_0_7_FN, GPSR0_7,
2109 GP_0_6_FN, GPSR0_6,
2110 GP_0_5_FN, GPSR0_5,
2111 GP_0_4_FN, GPSR0_4,
2112 GP_0_3_FN, GPSR0_3,
2113 GP_0_2_FN, GPSR0_2,
2114 GP_0_1_FN, GPSR0_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002115 GP_0_0_FN, GPSR0_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002116 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002117 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002118 0, 0,
2119 0, 0,
2120 0, 0,
2121 0, 0,
2122 GP_1_27_FN, GPSR1_27,
2123 GP_1_26_FN, GPSR1_26,
2124 GP_1_25_FN, GPSR1_25,
2125 GP_1_24_FN, GPSR1_24,
2126 GP_1_23_FN, GPSR1_23,
2127 GP_1_22_FN, GPSR1_22,
2128 GP_1_21_FN, GPSR1_21,
2129 GP_1_20_FN, GPSR1_20,
2130 GP_1_19_FN, GPSR1_19,
2131 GP_1_18_FN, GPSR1_18,
2132 GP_1_17_FN, GPSR1_17,
2133 GP_1_16_FN, GPSR1_16,
2134 GP_1_15_FN, GPSR1_15,
2135 GP_1_14_FN, GPSR1_14,
2136 GP_1_13_FN, GPSR1_13,
2137 GP_1_12_FN, GPSR1_12,
2138 GP_1_11_FN, GPSR1_11,
2139 GP_1_10_FN, GPSR1_10,
2140 GP_1_9_FN, GPSR1_9,
2141 GP_1_8_FN, GPSR1_8,
2142 GP_1_7_FN, GPSR1_7,
2143 GP_1_6_FN, GPSR1_6,
2144 GP_1_5_FN, GPSR1_5,
2145 GP_1_4_FN, GPSR1_4,
2146 GP_1_3_FN, GPSR1_3,
2147 GP_1_2_FN, GPSR1_2,
2148 GP_1_1_FN, GPSR1_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002149 GP_1_0_FN, GPSR1_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002150 },
Marek Vasut84d75882023-01-26 21:01:43 +01002151 { PINMUX_CFG_REG_VAR("GPSR2", 0xe6060108, 32,
2152 GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2153 1, 1, 1, 1, 1, 1),
2154 GROUP(
2155 /* GP2_31_17 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002156 GP_2_16_FN, GPSR2_16,
2157 GP_2_15_FN, GPSR2_15,
2158 GP_2_14_FN, GPSR2_14,
2159 GP_2_13_FN, GPSR2_13,
2160 GP_2_12_FN, GPSR2_12,
2161 GP_2_11_FN, GPSR2_11,
2162 GP_2_10_FN, GPSR2_10,
2163 GP_2_9_FN, GPSR2_9,
2164 GP_2_8_FN, GPSR2_8,
2165 GP_2_7_FN, GPSR2_7,
2166 GP_2_6_FN, GPSR2_6,
2167 GP_2_5_FN, GPSR2_5,
2168 GP_2_4_FN, GPSR2_4,
2169 GP_2_3_FN, GPSR2_3,
2170 GP_2_2_FN, GPSR2_2,
2171 GP_2_1_FN, GPSR2_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002172 GP_2_0_FN, GPSR2_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002173 },
Marek Vasut84d75882023-01-26 21:01:43 +01002174 { PINMUX_CFG_REG_VAR("GPSR3", 0xe606010c, 32,
2175 GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2176 1, 1, 1, 1, 1, 1),
2177 GROUP(
2178 /* GP3_31_17 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002179 GP_3_16_FN, GPSR3_16,
2180 GP_3_15_FN, GPSR3_15,
2181 GP_3_14_FN, GPSR3_14,
2182 GP_3_13_FN, GPSR3_13,
2183 GP_3_12_FN, GPSR3_12,
2184 GP_3_11_FN, GPSR3_11,
2185 GP_3_10_FN, GPSR3_10,
2186 GP_3_9_FN, GPSR3_9,
2187 GP_3_8_FN, GPSR3_8,
2188 GP_3_7_FN, GPSR3_7,
2189 GP_3_6_FN, GPSR3_6,
2190 GP_3_5_FN, GPSR3_5,
2191 GP_3_4_FN, GPSR3_4,
2192 GP_3_3_FN, GPSR3_3,
2193 GP_3_2_FN, GPSR3_2,
2194 GP_3_1_FN, GPSR3_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002195 GP_3_0_FN, GPSR3_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002196 },
Marek Vasut84d75882023-01-26 21:01:43 +01002197 { PINMUX_CFG_REG_VAR("GPSR4", 0xe6060110, 32,
2198 GROUP(-26, 1, 1, 1, 1, 1, 1),
2199 GROUP(
2200 /* GP4_31_6 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002201 GP_4_5_FN, GPSR4_5,
2202 GP_4_4_FN, GPSR4_4,
2203 GP_4_3_FN, GPSR4_3,
2204 GP_4_2_FN, GPSR4_2,
2205 GP_4_1_FN, GPSR4_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002206 GP_4_0_FN, GPSR4_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002207 },
Marek Vasut84d75882023-01-26 21:01:43 +01002208 { PINMUX_CFG_REG_VAR("GPSR5", 0xe6060114, 32,
2209 GROUP(-17, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2210 1, 1, 1, 1),
2211 GROUP(
2212 /* GP5_31_15 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002213 GP_5_14_FN, GPSR5_14,
2214 GP_5_13_FN, GPSR5_13,
2215 GP_5_12_FN, GPSR5_12,
2216 GP_5_11_FN, GPSR5_11,
2217 GP_5_10_FN, GPSR5_10,
2218 GP_5_9_FN, GPSR5_9,
2219 GP_5_8_FN, GPSR5_8,
2220 GP_5_7_FN, GPSR5_7,
2221 GP_5_6_FN, GPSR5_6,
2222 GP_5_5_FN, GPSR5_5,
2223 GP_5_4_FN, GPSR5_4,
2224 GP_5_3_FN, GPSR5_3,
2225 GP_5_2_FN, GPSR5_2,
2226 GP_5_1_FN, GPSR5_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002227 GP_5_0_FN, GPSR5_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002228 },
2229#undef F_
2230#undef FM
2231
2232#define F_(x, y) x,
2233#define FM(x) FN_##x,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002234 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002235 IP0_31_28
2236 IP0_27_24
2237 IP0_23_20
2238 IP0_19_16
2239 IP0_15_12
2240 IP0_11_8
2241 IP0_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002242 IP0_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002243 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002244 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002245 IP1_31_28
2246 IP1_27_24
2247 IP1_23_20
2248 IP1_19_16
2249 IP1_15_12
2250 IP1_11_8
2251 IP1_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002252 IP1_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002253 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002254 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002255 IP2_31_28
2256 IP2_27_24
2257 IP2_23_20
2258 IP2_19_16
2259 IP2_15_12
2260 IP2_11_8
2261 IP2_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002262 IP2_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002263 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002264 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002265 IP3_31_28
2266 IP3_27_24
2267 IP3_23_20
2268 IP3_19_16
2269 IP3_15_12
2270 IP3_11_8
2271 IP3_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002272 IP3_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002273 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002274 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002275 IP4_31_28
2276 IP4_27_24
2277 IP4_23_20
2278 IP4_19_16
2279 IP4_15_12
2280 IP4_11_8
2281 IP4_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002282 IP4_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002283 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002284 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002285 IP5_31_28
2286 IP5_27_24
2287 IP5_23_20
2288 IP5_19_16
2289 IP5_15_12
2290 IP5_11_8
2291 IP5_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002292 IP5_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002293 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002294 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002295 IP6_31_28
2296 IP6_27_24
2297 IP6_23_20
2298 IP6_19_16
2299 IP6_15_12
2300 IP6_11_8
2301 IP6_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002302 IP6_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002303 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002304 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002305 IP7_31_28
2306 IP7_27_24
2307 IP7_23_20
2308 IP7_19_16
2309 IP7_15_12
2310 IP7_11_8
2311 IP7_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002312 IP7_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002313 },
Marek Vasut84d75882023-01-26 21:01:43 +01002314 { PINMUX_CFG_REG_VAR("IPSR8", 0xe6060220, 32,
2315 GROUP(-4, 4, 4, 4, 4, 4, 4, 4),
2316 GROUP(
2317 /* IP8_31_28 RESERVED */
Marek Vasutc106bb52017-10-09 20:57:29 +02002318 IP8_27_24
2319 IP8_23_20
2320 IP8_19_16
2321 IP8_15_12
2322 IP8_11_8
2323 IP8_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002324 IP8_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002325 },
2326#undef F_
2327#undef FM
2328
2329#define F_(x, y) x,
2330#define FM(x) FN_##x,
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002331 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
Marek Vasut84d75882023-01-26 21:01:43 +01002332 GROUP(-20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002333 GROUP(
Marek Vasut84d75882023-01-26 21:01:43 +01002334 /* RESERVED 31-12 */
Marek Vasutc106bb52017-10-09 20:57:29 +02002335 MOD_SEL0_11
2336 MOD_SEL0_10
2337 MOD_SEL0_9
2338 MOD_SEL0_8
2339 MOD_SEL0_7
2340 MOD_SEL0_6
2341 MOD_SEL0_5
2342 MOD_SEL0_4
2343 MOD_SEL0_3
2344 MOD_SEL0_2
2345 MOD_SEL0_1
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002346 MOD_SEL0_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002347 },
Marek Vasutb16bd902023-09-17 16:08:43 +02002348 { /* sentinel */ }
Marek Vasutc106bb52017-10-09 20:57:29 +02002349};
2350
Marek Vasut8719ca82019-03-04 22:39:51 +01002351enum ioctrl_regs {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002352 POCCTRL0,
2353 POCCTRL1,
2354 POCCTRL2,
2355 TDSELCTRL,
Marek Vasut8719ca82019-03-04 22:39:51 +01002356};
2357
2358static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002359 [POCCTRL0] = { 0xe6060380 },
2360 [POCCTRL1] = { 0xe6060384 },
2361 [POCCTRL2] = { 0xe6060388 },
2362 [TDSELCTRL] = { 0xe60603c0, },
Marek Vasutb16bd902023-09-17 16:08:43 +02002363 { /* sentinel */ }
Marek Vasut8719ca82019-03-04 22:39:51 +01002364};
2365
Marek Vasut84d75882023-01-26 21:01:43 +01002366static int r8a77970_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
Marek Vasutc106bb52017-10-09 20:57:29 +02002367{
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002368 int bit = pin & 0x1f;
Marek Vasutc106bb52017-10-09 20:57:29 +02002369
Marek Vasutb16bd902023-09-17 16:08:43 +02002370 switch (pin) {
2371 case RCAR_GP_PIN(0, 0) ... RCAR_GP_PIN(0, 21):
2372 *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002373 return bit;
Marek Vasutb16bd902023-09-17 16:08:43 +02002374
2375 case RCAR_GP_PIN(2, 0) ... RCAR_GP_PIN(2, 9):
2376 *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002377 return bit + 22;
Marek Vasutc106bb52017-10-09 20:57:29 +02002378
Marek Vasutb16bd902023-09-17 16:08:43 +02002379 case RCAR_GP_PIN(2, 10) ... RCAR_GP_PIN(2, 16):
2380 *pocctrl = pinmux_ioctrl_regs[POCCTRL1].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002381 return bit - 10;
Marek Vasutb16bd902023-09-17 16:08:43 +02002382
2383 case RCAR_GP_PIN(3, 0) ... RCAR_GP_PIN(3, 16):
2384 *pocctrl = pinmux_ioctrl_regs[POCCTRL1].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002385 return bit + 7;
Marek Vasutc106bb52017-10-09 20:57:29 +02002386
Marek Vasutb16bd902023-09-17 16:08:43 +02002387 case PIN_VDDQ_AVB0:
2388 *pocctrl = pinmux_ioctrl_regs[POCCTRL2].reg;
2389 return 0;
2390
2391 default:
2392 return -EINVAL;
2393 }
Marek Vasutc106bb52017-10-09 20:57:29 +02002394}
2395
Marek Vasut84d75882023-01-26 21:01:43 +01002396static const struct pinmux_bias_reg pinmux_bias_regs[] = {
2397 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
2398 [ 0] = RCAR_GP_PIN(0, 0), /* DU_DR2 */
2399 [ 1] = RCAR_GP_PIN(0, 1), /* DU_DR3 */
2400 [ 2] = RCAR_GP_PIN(0, 2), /* DU_DR4 */
2401 [ 3] = RCAR_GP_PIN(0, 3), /* DU_DR5 */
2402 [ 4] = RCAR_GP_PIN(0, 4), /* DU_DR6 */
2403 [ 5] = RCAR_GP_PIN(0, 5), /* DU_DR7 */
2404 [ 6] = RCAR_GP_PIN(0, 6), /* DU_DG2 */
2405 [ 7] = RCAR_GP_PIN(0, 7), /* DU_DG3 */
2406 [ 8] = RCAR_GP_PIN(0, 8), /* DU_DG4 */
2407 [ 9] = RCAR_GP_PIN(0, 9), /* DU_DG5 */
2408 [10] = RCAR_GP_PIN(0, 10), /* DU_DG6 */
2409 [11] = RCAR_GP_PIN(0, 11), /* DU_DG7 */
2410 [12] = RCAR_GP_PIN(0, 12), /* DU_DB2 */
2411 [13] = RCAR_GP_PIN(0, 13), /* DU_DB3 */
2412 [14] = RCAR_GP_PIN(0, 14), /* DU_DB4 */
2413 [15] = RCAR_GP_PIN(0, 15), /* DU_DB5 */
2414 [16] = RCAR_GP_PIN(0, 16), /* DU_DB6 */
2415 [17] = RCAR_GP_PIN(0, 17), /* DU_DB7 */
2416 [18] = RCAR_GP_PIN(0, 18), /* DU_DOTCLKOUT */
2417 [19] = RCAR_GP_PIN(0, 19), /* DU_EXHSYNC/DU_HSYNC */
2418 [20] = RCAR_GP_PIN(0, 20), /* DU_EXVSYNC/DU_VSYNC */
2419 [21] = RCAR_GP_PIN(0, 21), /* DU_EXODDF/DU_ODDF/DISP/CDE */
2420 [22] = PIN_DU_DOTCLKIN, /* DU_DOTCLKIN */
2421 [23] = PIN_PRESETOUT_N, /* PRESETOUT# */
2422 [24] = PIN_EXTALR, /* EXTALR */
2423 [25] = PIN_FSCLKST_N, /* FSCLKST# */
2424 [26] = RCAR_GP_PIN(1, 0), /* IRQ0 */
2425 [27] = PIN_TRST_N, /* TRST# */
2426 [28] = PIN_TCK, /* TCK */
2427 [29] = PIN_TMS, /* TMS */
2428 [30] = PIN_TDI, /* TDI */
2429 [31] = RCAR_GP_PIN(2, 0), /* VI0_CLK */
2430 } },
2431 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
2432 [ 0] = RCAR_GP_PIN(2, 1), /* VI0_CLKENB */
2433 [ 1] = RCAR_GP_PIN(2, 2), /* VI0_HSYNC# */
2434 [ 2] = RCAR_GP_PIN(2, 3), /* VI0_VSYNC# */
2435 [ 3] = RCAR_GP_PIN(2, 4), /* VI0_DATA0 */
2436 [ 4] = RCAR_GP_PIN(2, 5), /* VI0_DATA1 */
2437 [ 5] = RCAR_GP_PIN(2, 6), /* VI0_DATA2 */
2438 [ 6] = RCAR_GP_PIN(2, 7), /* VI0_DATA3 */
2439 [ 7] = RCAR_GP_PIN(2, 8), /* VI0_DATA4 */
2440 [ 8] = RCAR_GP_PIN(2, 9), /* VI0_DATA5 */
2441 [ 9] = RCAR_GP_PIN(2, 10), /* VI0_DATA6 */
2442 [10] = RCAR_GP_PIN(2, 11), /* VI0_DATA7 */
2443 [11] = RCAR_GP_PIN(2, 12), /* VI0_DATA8 */
2444 [12] = RCAR_GP_PIN(2, 13), /* VI0_DATA9 */
2445 [13] = RCAR_GP_PIN(2, 14), /* VI0_DATA10 */
2446 [14] = RCAR_GP_PIN(2, 15), /* VI0_DATA11 */
2447 [15] = RCAR_GP_PIN(2, 16), /* VI0_FIELD */
2448 [16] = RCAR_GP_PIN(3, 0), /* VI1_CLK */
2449 [17] = RCAR_GP_PIN(3, 1), /* VI1_CLKENB */
2450 [18] = RCAR_GP_PIN(3, 2), /* VI1_HSYNC# */
2451 [19] = RCAR_GP_PIN(3, 3), /* VI1_VSYNC# */
2452 [20] = RCAR_GP_PIN(3, 4), /* VI1_DATA0 */
2453 [21] = RCAR_GP_PIN(3, 5), /* VI1_DATA1 */
2454 [22] = RCAR_GP_PIN(3, 6), /* VI1_DATA2 */
2455 [23] = RCAR_GP_PIN(3, 7), /* VI1_DATA3 */
2456 [24] = RCAR_GP_PIN(3, 8), /* VI1_DATA4 */
2457 [25] = RCAR_GP_PIN(3, 9), /* VI1_DATA5 */
2458 [26] = RCAR_GP_PIN(3, 10), /* VI1_DATA6 */
2459 [27] = RCAR_GP_PIN(3, 11), /* VI1_DATA7 */
2460 [28] = RCAR_GP_PIN(3, 12), /* VI1_DATA8 */
2461 [29] = RCAR_GP_PIN(3, 13), /* VI1_DATA9 */
2462 [30] = RCAR_GP_PIN(3, 14), /* VI1_DATA10 */
2463 [31] = RCAR_GP_PIN(3, 15), /* VI1_DATA11 */
2464 } },
2465 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
2466 [ 0] = RCAR_GP_PIN(3, 16), /* VI1_FIELD */
2467 [ 1] = RCAR_GP_PIN(4, 0), /* SCL0 */
2468 [ 2] = RCAR_GP_PIN(4, 1), /* SDA0 */
2469 [ 3] = RCAR_GP_PIN(4, 2), /* SCL1 */
2470 [ 4] = RCAR_GP_PIN(4, 3), /* SDA1 */
2471 [ 5] = RCAR_GP_PIN(4, 4), /* SCL2 */
2472 [ 6] = RCAR_GP_PIN(4, 5), /* SDA2 */
2473 [ 7] = RCAR_GP_PIN(1, 1), /* AVB0_RX_CTL */
2474 [ 8] = RCAR_GP_PIN(1, 2), /* AVB0_RXC */
2475 [ 9] = RCAR_GP_PIN(1, 3), /* AVB0_RD0 */
2476 [10] = RCAR_GP_PIN(1, 4), /* AVB0_RD1 */
2477 [11] = RCAR_GP_PIN(1, 5), /* AVB0_RD2 */
2478 [12] = RCAR_GP_PIN(1, 6), /* AVB0_RD3 */
2479 [13] = RCAR_GP_PIN(1, 7), /* AVB0_TX_CTL */
2480 [14] = RCAR_GP_PIN(1, 8), /* AVB0_TXC */
2481 [15] = RCAR_GP_PIN(1, 9), /* AVB0_TD0 */
2482 [16] = RCAR_GP_PIN(1, 10), /* AVB0_TD1 */
2483 [17] = RCAR_GP_PIN(1, 11), /* AVB0_TD2 */
2484 [18] = RCAR_GP_PIN(1, 12), /* AVB0_TD3 */
2485 [19] = RCAR_GP_PIN(1, 13), /* AVB0_TXCREFCLK */
2486 [20] = RCAR_GP_PIN(1, 14), /* AVB0_MDIO */
2487 [21] = RCAR_GP_PIN(1, 15), /* AVB0_MDC */
2488 [22] = RCAR_GP_PIN(1, 16), /* AVB0_MAGIC */
2489 [23] = RCAR_GP_PIN(1, 17), /* AVB0_PHY_INT */
2490 [24] = RCAR_GP_PIN(1, 18), /* AVB0_LINK */
2491 [25] = RCAR_GP_PIN(1, 19), /* AVB0_AVTP_MATCH */
2492 [26] = RCAR_GP_PIN(1, 20), /* AVB0_AVTP_CAPTURE */
2493 [27] = RCAR_GP_PIN(1, 21), /* CANFD0_TX_A */
2494 [28] = RCAR_GP_PIN(1, 22), /* CANFD0_RX_A */
2495 [29] = RCAR_GP_PIN(1, 23), /* CANFD1_TX */
2496 [30] = RCAR_GP_PIN(1, 24), /* CANFD1_RX */
2497 [31] = RCAR_GP_PIN(1, 25), /* CANFD_CLK */
2498 } },
2499 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
2500 [ 0] = RCAR_GP_PIN(5, 0), /* QSPI0_SPCLK */
2501 [ 1] = RCAR_GP_PIN(5, 1), /* QSPI0_MOSI_IO0 */
2502 [ 2] = RCAR_GP_PIN(5, 2), /* QSPI0_MISO_IO1 */
2503 [ 3] = RCAR_GP_PIN(5, 3), /* QSPI0_IO2 */
2504 [ 4] = RCAR_GP_PIN(5, 4), /* QSPI0_IO3 */
2505 [ 5] = RCAR_GP_PIN(5, 5), /* QSPI0_SSL */
2506 [ 6] = RCAR_GP_PIN(5, 6), /* QSPI1_SPCLK */
2507 [ 7] = RCAR_GP_PIN(5, 7), /* QSPI1_MOSI_IO0 */
2508 [ 8] = RCAR_GP_PIN(5, 8), /* QSPI1_MISO_IO1 */
2509 [ 9] = RCAR_GP_PIN(5, 9), /* QSPI1_IO2 */
2510 [10] = RCAR_GP_PIN(5, 10), /* QSPI1_IO3 */
2511 [11] = RCAR_GP_PIN(5, 11), /* QSPI1_SSL */
2512 [12] = RCAR_GP_PIN(5, 12), /* RPC_RESET# */
2513 [13] = RCAR_GP_PIN(5, 13), /* RPC_WP# */
2514 [14] = RCAR_GP_PIN(5, 14), /* RPC_INT# */
2515 [15] = RCAR_GP_PIN(1, 26), /* DIGRF_CLKIN */
2516 [16] = RCAR_GP_PIN(1, 27), /* DIGRF_CLKOUT */
2517 [17] = SH_PFC_PIN_NONE,
2518 [18] = SH_PFC_PIN_NONE,
2519 [19] = SH_PFC_PIN_NONE,
2520 [20] = SH_PFC_PIN_NONE,
2521 [21] = SH_PFC_PIN_NONE,
2522 [22] = SH_PFC_PIN_NONE,
2523 [23] = SH_PFC_PIN_NONE,
2524 [24] = SH_PFC_PIN_NONE,
2525 [25] = SH_PFC_PIN_NONE,
2526 [26] = SH_PFC_PIN_NONE,
2527 [27] = SH_PFC_PIN_NONE,
2528 [28] = SH_PFC_PIN_NONE,
2529 [29] = SH_PFC_PIN_NONE,
2530 [30] = SH_PFC_PIN_NONE,
2531 [31] = SH_PFC_PIN_NONE,
2532 } },
2533 { /* sentinel */ }
2534};
2535
2536static const struct sh_pfc_soc_operations r8a77970_pfc_ops = {
Marek Vasutc106bb52017-10-09 20:57:29 +02002537 .pin_to_pocctrl = r8a77970_pin_to_pocctrl,
Marek Vasut84d75882023-01-26 21:01:43 +01002538 .get_bias = rcar_pinmux_get_bias,
2539 .set_bias = rcar_pinmux_set_bias,
Marek Vasutc106bb52017-10-09 20:57:29 +02002540};
2541
2542const struct sh_pfc_soc_info r8a77970_pinmux_info = {
2543 .name = "r8a77970_pfc",
Marek Vasut84d75882023-01-26 21:01:43 +01002544 .ops = &r8a77970_pfc_ops,
Marek Vasutc106bb52017-10-09 20:57:29 +02002545 .unlock_reg = 0xe6060000, /* PMMR */
2546
2547 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2548
2549 .pins = pinmux_pins,
2550 .nr_pins = ARRAY_SIZE(pinmux_pins),
2551 .groups = pinmux_groups,
2552 .nr_groups = ARRAY_SIZE(pinmux_groups),
2553 .functions = pinmux_functions,
2554 .nr_functions = ARRAY_SIZE(pinmux_functions),
2555
2556 .cfg_regs = pinmux_config_regs,
Marek Vasut84d75882023-01-26 21:01:43 +01002557 .bias_regs = pinmux_bias_regs,
Marek Vasut8719ca82019-03-04 22:39:51 +01002558 .ioctrl_regs = pinmux_ioctrl_regs,
Marek Vasutc106bb52017-10-09 20:57:29 +02002559
2560 .pinmux_data = pinmux_data,
2561 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
2562};