blob: 7e0b13249293c2f1c3ef3e18b4324fb396643092 [file] [log] [blame]
wdenk0e6d7982004-03-14 00:07:33 +00001/*
Stefan Roese56fb6ba2006-10-04 07:12:49 +02002 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
wdenk0e6d7982004-03-14 00:07:33 +000022
23#include <ppc_asm.tmpl>
24#include <config.h>
25
26/* General */
27#define TLB_VALID 0x00000200
Stefan Roese56fb6ba2006-10-04 07:12:49 +020028#define _256M 0x10000000
wdenk0e6d7982004-03-14 00:07:33 +000029
30/* Supported page sizes */
31
32#define SZ_1K 0x00000000
33#define SZ_4K 0x00000010
34#define SZ_16K 0x00000020
35#define SZ_64K 0x00000030
Stefan Roese56fb6ba2006-10-04 07:12:49 +020036#define SZ_256K 0x00000040
wdenk0e6d7982004-03-14 00:07:33 +000037#define SZ_1M 0x00000050
Stefan Roese56fb6ba2006-10-04 07:12:49 +020038#define SZ_8M 0x00000060
wdenk0e6d7982004-03-14 00:07:33 +000039#define SZ_16M 0x00000070
Stefan Roese56fb6ba2006-10-04 07:12:49 +020040#define SZ_256M 0x00000090
wdenk0e6d7982004-03-14 00:07:33 +000041
42/* Storage attributes */
43#define SA_W 0x00000800 /* Write-through */
44#define SA_I 0x00000400 /* Caching inhibited */
45#define SA_M 0x00000200 /* Memory coherence */
46#define SA_G 0x00000100 /* Guarded */
47#define SA_E 0x00000080 /* Endian */
48
49/* Access control */
50#define AC_X 0x00000024 /* Execute */
51#define AC_W 0x00000012 /* Write */
52#define AC_R 0x00000009 /* Read */
53
54/* Some handy macros */
55
56#define EPN(e) ((e) & 0xfffffc00)
57#define TLB0(epn,sz) ( (EPN((epn)) | (sz) | TLB_VALID ) )
58#define TLB1(rpn,erpn) ( ((rpn)&0xfffffc00) | (erpn) )
Stefan Roese56fb6ba2006-10-04 07:12:49 +020059#define TLB2(a) ( (a)&0x00000fbf )
wdenk0e6d7982004-03-14 00:07:33 +000060
61#define tlbtab_start\
62 mflr r1 ;\
63 bl 0f ;
64
65#define tlbtab_end\
66 .long 0, 0, 0 ; \
670: mflr r0 ; \
68 mtlr r1 ; \
69 blr ;
70
71#define tlbentry(epn,sz,rpn,erpn,attr)\
72 .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
73
74
75/**************************************************************************
76 * TLB TABLE
77 *
78 * This table is used by the cpu boot code to setup the initial tlb
79 * entries. Rather than make broad assumptions in the cpu source tree,
80 * this table lets each board set things up however they like.
81 *
82 * Pointer to the table is returned in r1
83 *
84 *************************************************************************/
85
86 .section .bootpg,"ax"
87 .globl tlbtab
88
89tlbtab:
90 tlbtab_start
Stefan Roese56fb6ba2006-10-04 07:12:49 +020091 tlbentry( 0xf0000000, SZ_256M, 0xf0000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
92 tlbentry( CFG_PERIPHERAL_BASE, SZ_256M, 0x40000000, 1, AC_R|AC_W|SA_G|SA_I )
wdenk0e6d7982004-03-14 00:07:33 +000093 tlbentry( CFG_ISRAM_BASE, SZ_4K, 0x80000000, 0, AC_R|AC_W|AC_X )
94 tlbentry( CFG_ISRAM_BASE + 0x1000, SZ_4K, 0x80001000, 0, AC_R|AC_W|AC_X )
95 tlbentry( CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
Stefan Roese56fb6ba2006-10-04 07:12:49 +020096 tlbentry( CFG_SDRAM_BASE + 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
97 tlbentry( CFG_SDRAM_BASE + 0x20000000, SZ_256M, 0x20000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
98 tlbentry( CFG_SDRAM_BASE + 0x30000000, SZ_256M, 0x30000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
wdenk0e6d7982004-03-14 00:07:33 +000099 tlbentry( CFG_PCI_BASE, SZ_256M, 0x00000000, 2, AC_R|AC_W|SA_G|SA_I )
100 tlbentry( CFG_PCI_MEMBASE, SZ_256M, 0x00000000, 3, AC_R|AC_W|SA_G|SA_I )
101 tlbtab_end