blob: b1af70117906e15a79ed9f57077c11f5aef558fd [file] [log] [blame]
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +02001/********************************************************************
2 *
3 * Unless otherwise specified, Copyright (C) 2004-2005 Barco Control Rooms
4 *
5 * $Source: /home/services/cvs/firmware/ppc/u-boot-1.1.2/include/configs/barco.h,v $
6 * $Revision: 1.2 $
7 * $Author: mleeman $
8 * $Date: 2005/02/21 12:48:58 $
9 *
10 * Last ChangeLog Entry
11 * $Log: barco.h,v $
12 * Revision 1.2 2005/02/21 12:48:58 mleeman
13 * update of copyright years (feedback wd)
14 *
15 * Revision 1.1 2005/02/14 09:29:25 mleeman
16 * moved barcohydra.h to barco.h
17 *
18 * Revision 1.4 2005/02/09 12:56:23 mleeman
19 * add generic header to track changes in sources
20 *
21 *
22 *******************************************************************/
23
24/*
25 * (C) Copyright 2001, 2002
26 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
27 *
28 * See file CREDITS for list of people who contributed to this
29 * project.
30 *
31 * This program is free software; you can redistribute it and/or
32 * modify it under the terms of the GNU General Public License as
33 * published by the Free Software Foundation; either version 2 of
34 * the License, or (at your option) any later version.
35 *
36 * This program is distributed in the hope that it will be useful,
37 * but WITHOUT ANY WARRANTY; without even the implied warranty of
38 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
39 * GNU General Public License for more details.
40 *
41 * You should have received a copy of the GNU General Public License
42 * along with this program; if not, write to the Free Software
43 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
44 * MA 02111-1307 USA
45 */
46
47/* ------------------------------------------------------------------------- */
48
49/*
50 * board/config.h - configuration options, board specific
51 */
52
53#ifndef __CONFIG_H
54#define __CONFIG_H
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
61#define CONFIG_MPC824X 1
62#define CONFIG_MPC8245 1
63#define CONFIG_BARCOBCD_STREAMING 1
64
65#undef USE_DINK32
66
67#define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
68#define CONFIG_BAUDRATE 9600
69#define CONFIG_DRAM_SPEED 100 /* MHz */
70
71#define CONFIG_BOOTARGS "mem=32M"
72
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050073
74/*
75 * BOOTP options
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020076 */
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050077#define CONFIG_BOOTP_SUBNETMASK
78#define CONFIG_BOOTP_GATEWAY
79#define CONFIG_BOOTP_HOSTNAME
80#define CONFIG_BOOTP_BOOTPATH
81#define CONFIG_BOOTP_BOOTFILESIZE
82#define CONFIG_BOOTP_DNS
83
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020084
Jon Loeligerba2351f2007-07-04 22:31:49 -050085/*
86 * Command line configuration.
87 */
88#include <config_cmd_default.h>
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020089
Jon Loeligerba2351f2007-07-04 22:31:49 -050090#define CONFIG_CMD_ELF
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_EEPROM
93#define CONFIG_CMD_PCI
94
Jon Loeliger80ff4f92007-07-10 09:29:01 -050095#undef CONFIG_CMD_NET
96
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020097
98#define CONFIG_HUSH_PARSER 1 /* use "hush" command parser */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020099#define CONFIG_BOOTDELAY 1
100#define CONFIG_BOOTCOMMAND "boot_default"
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200101
102/*
103 * Miscellaneous configurable options
104 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
106#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
109#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
110#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
111#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
112#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200113
114
115/*-----------------------------------------------------------------------
116 * PCI stuff
117 *-----------------------------------------------------------------------
118 */
119#define CONFIG_PCI /* include pci support */
120#undef CONFIG_PCI_PNP
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200121
122#define PCI_ENET0_IOADDR 0x80000000
123#define PCI_ENET0_MEMADDR 0x80000000
124#define PCI_ENET1_IOADDR 0x81000000
125#define PCI_ENET1_MEMADDR 0x81000000
126
127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_SDRAM_BASE 0x00000000
134#define CONFIG_SYS_MAX_RAM_SIZE 0x02000000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200135
136#define CONFIG_LOGBUFFER
137#ifdef CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_STDOUT_ADDR 0x1FFC000
Michael Zaidman800eb092010-09-20 08:51:53 +0200139#define CONFIG_SYS_POST_WORD_ADDR \
140 (CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MAX_RAM_SIZE - 4)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200141#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_STDOUT_ADDR 0x2B9000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200143#endif
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200146
147#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_MONITOR_LEN 0x00030000
149#define CONFIG_SYS_MONITOR_BASE 0x00090000
150#define CONFIG_SYS_RAMBOOT 1
151#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
152#define CONFIG_SYS_INIT_RAM_END 0x10000
153#define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
154#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
155#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200156#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#undef CONFIG_SYS_RAMBOOT
158#define CONFIG_SYS_MONITOR_LEN 0x00030000
159#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_GBL_DATA_SIZE 128
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
164#define CONFIG_SYS_INIT_RAM_END 0x1000
165#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200166
167#endif
168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_BASE 0xFFF00000
170#define CONFIG_SYS_FLASH_SIZE (8 * 1024 * 1024) /* Unity has onboard 1MByte flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200171#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200172#define CONFIG_ENV_OFFSET 0x000047A4 /* Offset of Environment Sector */
173#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
Wolfgang Denkf57f70a2005-10-13 01:45:54 +0200174/* #define ENV_CRC 0x8BF6F24B XXX - FIXME: gets defined automatically */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
179#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_EUMB_ADDR 0xFDF00000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_RANGE_BASE 0xFFC00000 /* flash memory address range */
184#define CONFIG_SYS_FLASH_RANGE_SIZE 0x00400000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200185#define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
186#define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
187
188/*
189 * select i2c support configuration
190 *
191 * Supported configurations are {none, software, hardware} drivers.
192 * If the software driver is chosen, there are some additional
193 * configuration items that the driver uses to drive the port pins.
194 */
195#define CONFIG_HARD_I2C 1 /* To enable I2C support */
196#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
198#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200199
200#ifdef CONFIG_SOFT_I2C
201#error "Soft I2C is not configured properly. Please review!"
202#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
203#define I2C_ACTIVE (iop->pdir |= 0x00010000)
204#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
205#define I2C_READ ((iop->pdat & 0x00010000) != 0)
206#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
207 else iop->pdat &= ~0x00010000
208#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
209 else iop->pdat &= ~0x00020000
210#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
211#endif /* CONFIG_SOFT_I2C */
212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
214#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
215#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
216#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
219#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
220#define CONFIG_SYS_DBUS_SIZE2 1
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200221
222/*-----------------------------------------------------------------------
223 * Definitions for initial stack pointer and data area (in DPRAM)
224 */
225
226
227 /*
228 * NS16550 Configuration (internal DUART)
229 */
230 /*
231 * Low Level Configuration Settings
232 * (address mappings, register initial values, etc.)
233 * You should know what you are doing if you make changes here.
234 */
235
236#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_ROMNAL 0x0F /*rom/flash next access time */
239#define CONFIG_SYS_ROMFAL 0x1E /*rom/flash access time */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_REFINT 0x8F /* no of clock cycles between CBR refresh cycles */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200242
243/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_BSTOPRE 0x25C /* Burst To Precharge, sets open page interval */
245#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
246#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
247#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
248#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
249#define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
250#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
251#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
254#define CONFIG_SYS_EXTROM 0
255#define CONFIG_SYS_REGDIMM 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200256
257
258/* memory bank settings*/
259/*
260 * only bits 20-29 are actually used from these vales to set the
261 * start/end address the upper two bits will be 0, and the lower 20
262 * bits will be set to 0x00000 for a start address, or 0xfffff for an
263 * end address
264 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_BANK0_START 0x00000000
266#define CONFIG_SYS_BANK0_END 0x01FFFFFF
267#define CONFIG_SYS_BANK0_ENABLE 1
268#define CONFIG_SYS_BANK1_START 0x02000000
269#define CONFIG_SYS_BANK1_END 0x02ffffff
270#define CONFIG_SYS_BANK1_ENABLE 0
271#define CONFIG_SYS_BANK2_START 0x03f00000
272#define CONFIG_SYS_BANK2_END 0x03ffffff
273#define CONFIG_SYS_BANK2_ENABLE 0
274#define CONFIG_SYS_BANK3_START 0x04000000
275#define CONFIG_SYS_BANK3_END 0x04ffffff
276#define CONFIG_SYS_BANK3_ENABLE 0
277#define CONFIG_SYS_BANK4_START 0x05000000
278#define CONFIG_SYS_BANK4_END 0x05FFFFFF
279#define CONFIG_SYS_BANK4_ENABLE 0
280#define CONFIG_SYS_BANK5_START 0x06000000
281#define CONFIG_SYS_BANK5_END 0x06FFFFFF
282#define CONFIG_SYS_BANK5_ENABLE 0
283#define CONFIG_SYS_BANK6_START 0x07000000
284#define CONFIG_SYS_BANK6_END 0x07FFFFFF
285#define CONFIG_SYS_BANK6_ENABLE 0
286#define CONFIG_SYS_BANK7_START 0x08000000
287#define CONFIG_SYS_BANK7_END 0x08FFFFFF
288#define CONFIG_SYS_BANK7_ENABLE 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200289/*
290 * Memory bank enable bitmask, specifying which of the banks defined above
291 are actually present. MSB is for bank #7, LSB is for bank #0.
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_BANK_ENABLE 0x01
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200296 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200298 /* currently accessed page in memory */
299 /* see 8240 book for details */
300
301/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
303#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200304
305/* stack in DCACHE @ 1GB (no backing mem) */
306#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
308#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200309#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
311#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200312#endif
313
314/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
316#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200317
318/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
320#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
323#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
324#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
325#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
326#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
327#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
328#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
329#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200330
331/*
332 * For booting Linux, the board info and command line data
333 * have to be in the first 8 MB of memory, since this is
334 * the maximum mapped by the Linux kernel during initialization.
335 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200337/*-----------------------------------------------------------------------
338 * FLASH organization
339 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
341#define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200342
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
344#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200345
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_FLASH_CHECKSUM
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200347
348/*-----------------------------------------------------------------------
349 * Cache Configuration
350 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500352#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200354#endif
355
356
357/*
358 * Internal Definitions
359 *
360 * Boot Flags
361 */
362#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
363#define BOOTFLAG_WARM 0x02 /* Software reboot */
364
365/* values according to the manual */
366
367#define CONFIG_DRAM_50MHZ 1
368#define CONFIG_SDRAM_50MHZ
369
370#define CONFIG_DISK_SPINUP_TIME 1000000
371
372
373#endif /* __CONFIG_H */