Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 2 | /* |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 3 | * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de> |
| 4 | * |
| 5 | * (C) Copyright 2000 |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 6 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | c30b7ad | 2019-11-14 12:57:41 -0700 | [diff] [blame] | 10 | #include <irq_func.h> |
Simon Glass | 6887c5b | 2019-11-14 12:57:26 -0700 | [diff] [blame] | 11 | #include <time.h> |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 12 | |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 13 | #include <asm/timer.h> |
| 14 | #include <asm/immap.h> |
Richard Retanubun | 42a8376 | 2009-03-20 15:30:10 -0400 | [diff] [blame] | 15 | #include <watchdog.h> |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 16 | |
TsiChungLiew | 99c03c1 | 2007-08-05 03:58:52 -0500 | [diff] [blame] | 17 | DECLARE_GLOBAL_DATA_PTR; |
| 18 | |
Richard Retanubun | 42a8376 | 2009-03-20 15:30:10 -0400 | [diff] [blame] | 19 | static volatile ulong timestamp = 0; |
| 20 | |
| 21 | #ifndef CONFIG_SYS_WATCHDOG_FREQ |
| 22 | #define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 2) |
| 23 | #endif |
stroese | cd42dee | 2004-12-16 17:56:09 +0000 | [diff] [blame] | 24 | |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 25 | #if defined(CONFIG_MCFTMR) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 26 | #ifndef CONFIG_SYS_UDELAY_BASE |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 27 | # error "uDelay base not defined!" |
| 28 | #endif |
| 29 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 30 | #if !defined(CONFIG_SYS_TMR_BASE) || !defined(CONFIG_SYS_INTR_BASE) || !defined(CONFIG_SYS_TMRINTR_NO) || !defined(CONFIG_SYS_TMRINTR_MASK) |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 31 | # error "TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!" |
| 32 | #endif |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 33 | extern void dtimer_intr_setup(void); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 34 | |
Ingo van Lil | 3eb90ba | 2009-11-24 14:09:21 +0100 | [diff] [blame] | 35 | void __udelay(unsigned long usec) |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 36 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 37 | volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_UDELAY_BASE); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 38 | uint start, now, tmp; |
| 39 | |
| 40 | while (usec > 0) { |
| 41 | if (usec > 65000) |
| 42 | tmp = 65000; |
| 43 | else |
| 44 | tmp = usec; |
| 45 | usec = usec - tmp; |
| 46 | |
| 47 | /* Set up TIMER 3 as timebase clock */ |
| 48 | timerp->tmr = DTIM_DTMR_RST_RST; |
| 49 | timerp->tcn = 0; |
| 50 | /* set period to 1 us */ |
| 51 | timerp->tmr = |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 52 | CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR | |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 53 | DTIM_DTMR_RST_EN; |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 54 | |
| 55 | start = now = timerp->tcn; |
| 56 | while (now < start + tmp) |
| 57 | now = timerp->tcn; |
| 58 | } |
| 59 | } |
| 60 | |
| 61 | void dtimer_interrupt(void *not_used) |
| 62 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 64 | |
| 65 | /* check for timer interrupt asserted */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | if ((CONFIG_SYS_TMRPND_REG & CONFIG_SYS_TMRINTR_MASK) == CONFIG_SYS_TMRINTR_PEND) { |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 67 | timerp->ter = (DTIM_DTER_CAP | DTIM_DTER_REF); |
| 68 | timestamp++; |
Richard Retanubun | 42a8376 | 2009-03-20 15:30:10 -0400 | [diff] [blame] | 69 | |
| 70 | #if defined(CONFIG_WATCHDOG) || defined (CONFIG_HW_WATCHDOG) |
| 71 | if ((timestamp % (CONFIG_SYS_WATCHDOG_FREQ)) == 0) { |
| 72 | WATCHDOG_RESET (); |
| 73 | } |
| 74 | #endif /* CONFIG_WATCHDOG || CONFIG_HW_WATCHDOG */ |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 75 | return; |
| 76 | } |
| 77 | } |
| 78 | |
Jason Jin | 444ddfc | 2011-08-19 10:02:32 +0800 | [diff] [blame] | 79 | int timer_init(void) |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 80 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 82 | |
| 83 | timestamp = 0; |
| 84 | |
| 85 | timerp->tcn = 0; |
| 86 | timerp->trr = 0; |
| 87 | |
| 88 | /* Set up TIMER 4 as clock */ |
| 89 | timerp->tmr = DTIM_DTMR_RST_RST; |
| 90 | |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 91 | /* initialize and enable timer interrupt */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | irq_install_handler(CONFIG_SYS_TMRINTR_NO, dtimer_interrupt, 0); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 93 | |
| 94 | timerp->tcn = 0; |
| 95 | timerp->trr = 1000; /* Interrupt every ms */ |
| 96 | |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 97 | dtimer_intr_setup(); |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 98 | |
| 99 | /* set a period of 1us, set timer mode to restart and enable timer and interrupt */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | timerp->tmr = CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 101 | DTIM_DTMR_FRR | DTIM_DTMR_ORRI | DTIM_DTMR_RST_EN; |
Jason Jin | 444ddfc | 2011-08-19 10:02:32 +0800 | [diff] [blame] | 102 | |
| 103 | return 0; |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 104 | } |
| 105 | |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 106 | ulong get_timer(ulong base) |
| 107 | { |
| 108 | return (timestamp - base); |
| 109 | } |
| 110 | |
TsiChung Liew | 8e585f0 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 111 | #endif /* CONFIG_MCFTMR */ |
| 112 | |
wdenk | 70f05ac | 2004-06-09 15:24:18 +0000 | [diff] [blame] | 113 | /* |
| 114 | * This function is derived from PowerPC code (read timebase as long long). |
| 115 | * On M68K it just returns the timer value. |
| 116 | */ |
| 117 | unsigned long long get_ticks(void) |
| 118 | { |
| 119 | return get_timer(0); |
| 120 | } |
| 121 | |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 122 | unsigned long usec2ticks(unsigned long usec) |
| 123 | { |
| 124 | return get_timer(usec); |
| 125 | } |
| 126 | |
wdenk | 70f05ac | 2004-06-09 15:24:18 +0000 | [diff] [blame] | 127 | /* |
| 128 | * This function is derived from PowerPC code (timebase clock frequency). |
| 129 | * On M68K it returns the number of timer ticks per second. |
| 130 | */ |
TsiChungLiew | 52b0176 | 2007-07-05 23:36:16 -0500 | [diff] [blame] | 131 | ulong get_tbclk(void) |
wdenk | 70f05ac | 2004-06-09 15:24:18 +0000 | [diff] [blame] | 132 | { |
Masahiro Yamada | 63a7578 | 2016-09-06 22:17:38 +0900 | [diff] [blame] | 133 | return CONFIG_SYS_HZ; |
wdenk | 70f05ac | 2004-06-09 15:24:18 +0000 | [diff] [blame] | 134 | } |