blob: bde1f4c22893cf1625d891e8a53680ffec29085b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4e5ca3e2003-12-08 01:34:36 +00002/*
wdenkbf9e3b32004-02-12 00:47:09 +00003 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
4 *
5 * (C) Copyright 2000
wdenk4e5ca3e2003-12-08 01:34:36 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk4e5ca3e2003-12-08 01:34:36 +00007 */
8
9#include <common.h>
Simon Glassc30b7ad2019-11-14 12:57:41 -070010#include <irq_func.h>
Simon Glass6887c5b2019-11-14 12:57:26 -070011#include <time.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000012
TsiChungLiew52b01762007-07-05 23:36:16 -050013#include <asm/timer.h>
14#include <asm/immap.h>
Richard Retanubun42a83762009-03-20 15:30:10 -040015#include <watchdog.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000016
TsiChungLiew99c03c12007-08-05 03:58:52 -050017DECLARE_GLOBAL_DATA_PTR;
18
Richard Retanubun42a83762009-03-20 15:30:10 -040019static volatile ulong timestamp = 0;
20
21#ifndef CONFIG_SYS_WATCHDOG_FREQ
22#define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 2)
23#endif
stroesecd42dee2004-12-16 17:56:09 +000024
TsiChung Liew8e585f02007-06-18 13:50:13 -050025#if defined(CONFIG_MCFTMR)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#ifndef CONFIG_SYS_UDELAY_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -050027# error "uDelay base not defined!"
28#endif
29
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030#if !defined(CONFIG_SYS_TMR_BASE) || !defined(CONFIG_SYS_INTR_BASE) || !defined(CONFIG_SYS_TMRINTR_NO) || !defined(CONFIG_SYS_TMRINTR_MASK)
TsiChung Liew8e585f02007-06-18 13:50:13 -050031# error "TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!"
32#endif
TsiChungLiew52b01762007-07-05 23:36:16 -050033extern void dtimer_intr_setup(void);
TsiChung Liew8e585f02007-06-18 13:50:13 -050034
Ingo van Lil3eb90ba2009-11-24 14:09:21 +010035void __udelay(unsigned long usec)
TsiChung Liew8e585f02007-06-18 13:50:13 -050036{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_UDELAY_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050038 uint start, now, tmp;
39
40 while (usec > 0) {
41 if (usec > 65000)
42 tmp = 65000;
43 else
44 tmp = usec;
45 usec = usec - tmp;
46
47 /* Set up TIMER 3 as timebase clock */
48 timerp->tmr = DTIM_DTMR_RST_RST;
49 timerp->tcn = 0;
50 /* set period to 1 us */
51 timerp->tmr =
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052 CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR |
TsiChungLiew52b01762007-07-05 23:36:16 -050053 DTIM_DTMR_RST_EN;
TsiChung Liew8e585f02007-06-18 13:50:13 -050054
55 start = now = timerp->tcn;
56 while (now < start + tmp)
57 now = timerp->tcn;
58 }
59}
60
61void dtimer_interrupt(void *not_used)
62{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050064
65 /* check for timer interrupt asserted */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066 if ((CONFIG_SYS_TMRPND_REG & CONFIG_SYS_TMRINTR_MASK) == CONFIG_SYS_TMRINTR_PEND) {
TsiChung Liew8e585f02007-06-18 13:50:13 -050067 timerp->ter = (DTIM_DTER_CAP | DTIM_DTER_REF);
68 timestamp++;
Richard Retanubun42a83762009-03-20 15:30:10 -040069
70 #if defined(CONFIG_WATCHDOG) || defined (CONFIG_HW_WATCHDOG)
71 if ((timestamp % (CONFIG_SYS_WATCHDOG_FREQ)) == 0) {
72 WATCHDOG_RESET ();
73 }
74 #endif /* CONFIG_WATCHDOG || CONFIG_HW_WATCHDOG */
TsiChung Liew8e585f02007-06-18 13:50:13 -050075 return;
76 }
77}
78
Jason Jin444ddfc2011-08-19 10:02:32 +080079int timer_init(void)
TsiChung Liew8e585f02007-06-18 13:50:13 -050080{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050082
83 timestamp = 0;
84
85 timerp->tcn = 0;
86 timerp->trr = 0;
87
88 /* Set up TIMER 4 as clock */
89 timerp->tmr = DTIM_DTMR_RST_RST;
90
TsiChungLiew52b01762007-07-05 23:36:16 -050091 /* initialize and enable timer interrupt */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092 irq_install_handler(CONFIG_SYS_TMRINTR_NO, dtimer_interrupt, 0);
TsiChung Liew8e585f02007-06-18 13:50:13 -050093
94 timerp->tcn = 0;
95 timerp->trr = 1000; /* Interrupt every ms */
96
TsiChungLiew52b01762007-07-05 23:36:16 -050097 dtimer_intr_setup();
TsiChung Liew8e585f02007-06-18 13:50:13 -050098
99 /* set a period of 1us, set timer mode to restart and enable timer and interrupt */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100 timerp->tmr = CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 |
TsiChung Liew8e585f02007-06-18 13:50:13 -0500101 DTIM_DTMR_FRR | DTIM_DTMR_ORRI | DTIM_DTMR_RST_EN;
Jason Jin444ddfc2011-08-19 10:02:32 +0800102
103 return 0;
TsiChung Liew8e585f02007-06-18 13:50:13 -0500104}
105
TsiChung Liew8e585f02007-06-18 13:50:13 -0500106ulong get_timer(ulong base)
107{
108 return (timestamp - base);
109}
110
TsiChung Liew8e585f02007-06-18 13:50:13 -0500111#endif /* CONFIG_MCFTMR */
112
wdenk70f05ac2004-06-09 15:24:18 +0000113/*
114 * This function is derived from PowerPC code (read timebase as long long).
115 * On M68K it just returns the timer value.
116 */
117unsigned long long get_ticks(void)
118{
119 return get_timer(0);
120}
121
Stefan Roesef2302d42008-08-06 14:05:38 +0200122unsigned long usec2ticks(unsigned long usec)
123{
124 return get_timer(usec);
125}
126
wdenk70f05ac2004-06-09 15:24:18 +0000127/*
128 * This function is derived from PowerPC code (timebase clock frequency).
129 * On M68K it returns the number of timer ticks per second.
130 */
TsiChungLiew52b01762007-07-05 23:36:16 -0500131ulong get_tbclk(void)
wdenk70f05ac2004-06-09 15:24:18 +0000132{
Masahiro Yamada63a75782016-09-06 22:17:38 +0900133 return CONFIG_SYS_HZ;
wdenk70f05ac2004-06-09 15:24:18 +0000134}