blob: 0e9b9ccf979cdb236ed799dafcfe6bdf09529b33 [file] [log] [blame]
Marek Vasut72242e52019-03-04 21:38:10 +01001// SPDX-License-Identifier: GPL-2.0
Marek Vasutf77b5a42018-01-08 14:01:40 +01002/*
Marek Vasut72242e52019-03-04 21:38:10 +01003 * r8a7795 Clock Pulse Generator / Module Standby and Software Reset
Marek Vasutf77b5a42018-01-08 14:01:40 +01004 *
Marek Vasut72242e52019-03-04 21:38:10 +01005 * Copyright (C) 2015 Glider bvba
Marek Vasut5a2d1532023-01-26 21:01:50 +01006 * Copyright (C) 2018-2019 Renesas Electronics Corp.
Marek Vasutf77b5a42018-01-08 14:01:40 +01007 *
Marek Vasut72242e52019-03-04 21:38:10 +01008 * Based on clk-rcar-gen3.c
Marek Vasutf77b5a42018-01-08 14:01:40 +01009 *
Marek Vasut72242e52019-03-04 21:38:10 +010010 * Copyright (C) 2015 Renesas Electronics Corp.
Marek Vasutf77b5a42018-01-08 14:01:40 +010011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
Simon Glasscd93d622020-05-10 11:40:13 -060016#include <linux/bitops.h>
Marek Vasutf77b5a42018-01-08 14:01:40 +010017
18#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
19
20#include "renesas-cpg-mssr.h"
Marek Vasut58f17882018-01-08 17:09:45 +010021#include "rcar-gen3-cpg.h"
Marek Vasutf77b5a42018-01-08 14:01:40 +010022
Marek Vasutf11c9672018-01-08 16:05:28 +010023enum clk_ids {
24 /* Core Clock Outputs exported to DT */
25 LAST_DT_CORE_CLK = R8A7795_CLK_S0D12,
26
27 /* External Input Clocks */
28 CLK_EXTAL,
29 CLK_EXTALR,
30
31 /* Internal Core Clocks */
32 CLK_MAIN,
33 CLK_PLL0,
34 CLK_PLL1,
35 CLK_PLL2,
36 CLK_PLL3,
37 CLK_PLL4,
38 CLK_PLL1_DIV2,
39 CLK_PLL1_DIV4,
40 CLK_S0,
41 CLK_S1,
42 CLK_S2,
43 CLK_S3,
44 CLK_SDSRC,
Marek Vasutf11c9672018-01-08 16:05:28 +010045 CLK_SSPSRC,
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020046 CLK_RPCSRC,
Marek Vasutf11c9672018-01-08 16:05:28 +010047 CLK_RINT,
48
49 /* Module Clocks */
50 MOD_CLK_BASE
51};
52
Marek Vasut3e997e22023-09-17 16:11:28 +020053static struct cpg_core_clk r8a7795_core_clks[] __initdata = {
Marek Vasutf77b5a42018-01-08 14:01:40 +010054 /* External Clock Inputs */
55 DEF_INPUT("extal", CLK_EXTAL),
56 DEF_INPUT("extalr", CLK_EXTALR),
57
58 /* Internal Core Clocks */
59 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
60 DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
61 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
62 DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
63 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
64 DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
65
66 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
67 DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
68 DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
69 DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
70 DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
71 DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
72 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020073
Marek Vasut5a2d1532023-01-26 21:01:50 +010074 DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010075
Marek Vasut72242e52019-03-04 21:38:10 +010076 DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32),
77
Marek Vasutf77b5a42018-01-08 14:01:40 +010078 /* Core Clock Outputs */
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020079 DEF_GEN3_Z("z", R8A7795_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8),
80 DEF_GEN3_Z("z2", R8A7795_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0),
Marek Vasutf77b5a42018-01-08 14:01:40 +010081 DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
82 DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
83 DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
84 DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
85 DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1),
86 DEF_FIXED("s0d2", R8A7795_CLK_S0D2, CLK_S0, 2, 1),
87 DEF_FIXED("s0d3", R8A7795_CLK_S0D3, CLK_S0, 3, 1),
88 DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1),
89 DEF_FIXED("s0d6", R8A7795_CLK_S0D6, CLK_S0, 6, 1),
90 DEF_FIXED("s0d8", R8A7795_CLK_S0D8, CLK_S0, 8, 1),
91 DEF_FIXED("s0d12", R8A7795_CLK_S0D12, CLK_S0, 12, 1),
92 DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1),
93 DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1),
94 DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1),
95 DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1),
96 DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1),
97 DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1),
98 DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1),
99 DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1),
100 DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1),
101
Marek Vasut5a2d1532023-01-26 21:01:50 +0100102 DEF_GEN3_SDH("sd0h", R8A7795_CLK_SD0H, CLK_SDSRC, 0x074),
103 DEF_GEN3_SDH("sd1h", R8A7795_CLK_SD1H, CLK_SDSRC, 0x078),
104 DEF_GEN3_SDH("sd2h", R8A7795_CLK_SD2H, CLK_SDSRC, 0x268),
105 DEF_GEN3_SDH("sd3h", R8A7795_CLK_SD3H, CLK_SDSRC, 0x26c),
106 DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, R8A7795_CLK_SD0H, 0x074),
107 DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, R8A7795_CLK_SD1H, 0x078),
108 DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, R8A7795_CLK_SD2H, 0x268),
109 DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, R8A7795_CLK_SD3H, 0x26c),
110
111 DEF_BASE("rpc", R8A7795_CLK_RPC, CLK_TYPE_GEN3_RPC, CLK_RPCSRC),
112 DEF_BASE("rpcd2", R8A7795_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2, R8A7795_CLK_RPC),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100113
Marek Vasutf77b5a42018-01-08 14:01:40 +0100114 DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1),
Marek Vasut72242e52019-03-04 21:38:10 +0100115 DEF_FIXED("cr", R8A7795_CLK_CR, CLK_PLL1_DIV4, 2, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100116 DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1),
Marek Vasut72242e52019-03-04 21:38:10 +0100117 DEF_FIXED("cpex", R8A7795_CLK_CPEX, CLK_EXTAL, 2, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100118
Marek Vasut72242e52019-03-04 21:38:10 +0100119 DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
120 DEF_DIV6P1("csi0", R8A7795_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
121 DEF_DIV6P1("mso", R8A7795_CLK_MSO, CLK_PLL1_DIV4, 0x014),
122 DEF_DIV6P1("hdmi", R8A7795_CLK_HDMI, CLK_PLL1_DIV4, 0x250),
123
124 DEF_GEN3_OSC("osc", R8A7795_CLK_OSC, CLK_EXTAL, 8),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100125
126 DEF_BASE("r", R8A7795_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
127};
128
Marek Vasut3e997e22023-09-17 16:11:28 +0200129static struct mssr_mod_clk r8a7795_mod_clks[] __initdata = {
Marek Vasutf77b5a42018-01-08 14:01:40 +0100130 DEF_MOD("fdp1-1", 118, R8A7795_CLK_S0D1),
131 DEF_MOD("fdp1-0", 119, R8A7795_CLK_S0D1),
Marek Vasut5a2d1532023-01-26 21:01:50 +0100132 DEF_MOD("tmu4", 121, R8A7795_CLK_S0D6),
133 DEF_MOD("tmu3", 122, R8A7795_CLK_S3D2),
134 DEF_MOD("tmu2", 123, R8A7795_CLK_S3D2),
135 DEF_MOD("tmu1", 124, R8A7795_CLK_S3D2),
136 DEF_MOD("tmu0", 125, R8A7795_CLK_CP),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100137 DEF_MOD("scif5", 202, R8A7795_CLK_S3D4),
138 DEF_MOD("scif4", 203, R8A7795_CLK_S3D4),
139 DEF_MOD("scif3", 204, R8A7795_CLK_S3D4),
140 DEF_MOD("scif1", 206, R8A7795_CLK_S3D4),
141 DEF_MOD("scif0", 207, R8A7795_CLK_S3D4),
142 DEF_MOD("msiof3", 208, R8A7795_CLK_MSO),
143 DEF_MOD("msiof2", 209, R8A7795_CLK_MSO),
144 DEF_MOD("msiof1", 210, R8A7795_CLK_MSO),
145 DEF_MOD("msiof0", 211, R8A7795_CLK_MSO),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200146 DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S3D1),
147 DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S3D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100148 DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S0D3),
Marek Vasut72242e52019-03-04 21:38:10 +0100149 DEF_MOD("sceg-pub", 229, R8A7795_CLK_CR),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100150 DEF_MOD("cmt3", 300, R8A7795_CLK_R),
151 DEF_MOD("cmt2", 301, R8A7795_CLK_R),
152 DEF_MOD("cmt1", 302, R8A7795_CLK_R),
153 DEF_MOD("cmt0", 303, R8A7795_CLK_R),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200154 DEF_MOD("tpu0", 304, R8A7795_CLK_S3D4),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100155 DEF_MOD("scif2", 310, R8A7795_CLK_S3D4),
156 DEF_MOD("sdif3", 311, R8A7795_CLK_SD3),
157 DEF_MOD("sdif2", 312, R8A7795_CLK_SD2),
158 DEF_MOD("sdif1", 313, R8A7795_CLK_SD1),
159 DEF_MOD("sdif0", 314, R8A7795_CLK_SD0),
160 DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1),
161 DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1),
162 DEF_MOD("usb-dmac30", 326, R8A7795_CLK_S3D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100163 DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1),
164 DEF_MOD("usb-dmac31", 329, R8A7795_CLK_S3D1),
165 DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1),
166 DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1),
167 DEF_MOD("rwdt", 402, R8A7795_CLK_R),
168 DEF_MOD("intc-ex", 407, R8A7795_CLK_CP),
Marek Vasut72242e52019-03-04 21:38:10 +0100169 DEF_MOD("intc-ap", 408, R8A7795_CLK_S0D3),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200170 DEF_MOD("audmac1", 501, R8A7795_CLK_S1D2),
171 DEF_MOD("audmac0", 502, R8A7795_CLK_S1D2),
172 DEF_MOD("drif31", 508, R8A7795_CLK_S3D2),
173 DEF_MOD("drif30", 509, R8A7795_CLK_S3D2),
174 DEF_MOD("drif21", 510, R8A7795_CLK_S3D2),
175 DEF_MOD("drif20", 511, R8A7795_CLK_S3D2),
176 DEF_MOD("drif11", 512, R8A7795_CLK_S3D2),
177 DEF_MOD("drif10", 513, R8A7795_CLK_S3D2),
178 DEF_MOD("drif01", 514, R8A7795_CLK_S3D2),
179 DEF_MOD("drif00", 515, R8A7795_CLK_S3D2),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100180 DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1),
181 DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1),
182 DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1),
183 DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1),
184 DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1),
185 DEF_MOD("thermal", 522, R8A7795_CLK_CP),
186 DEF_MOD("pwm", 523, R8A7795_CLK_S0D12),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100187 DEF_MOD("fcpvd2", 601, R8A7795_CLK_S0D2),
188 DEF_MOD("fcpvd1", 602, R8A7795_CLK_S0D2),
189 DEF_MOD("fcpvd0", 603, R8A7795_CLK_S0D2),
190 DEF_MOD("fcpvb1", 606, R8A7795_CLK_S0D1),
191 DEF_MOD("fcpvb0", 607, R8A7795_CLK_S0D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100192 DEF_MOD("fcpvi1", 610, R8A7795_CLK_S0D1),
193 DEF_MOD("fcpvi0", 611, R8A7795_CLK_S0D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100194 DEF_MOD("fcpf1", 614, R8A7795_CLK_S0D1),
195 DEF_MOD("fcpf0", 615, R8A7795_CLK_S0D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100196 DEF_MOD("fcpcs", 619, R8A7795_CLK_S0D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100197 DEF_MOD("vspd2", 621, R8A7795_CLK_S0D2),
198 DEF_MOD("vspd1", 622, R8A7795_CLK_S0D2),
199 DEF_MOD("vspd0", 623, R8A7795_CLK_S0D2),
200 DEF_MOD("vspbc", 624, R8A7795_CLK_S0D1),
201 DEF_MOD("vspbd", 626, R8A7795_CLK_S0D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100202 DEF_MOD("vspi1", 630, R8A7795_CLK_S0D1),
203 DEF_MOD("vspi0", 631, R8A7795_CLK_S0D1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200204 DEF_MOD("ehci3", 700, R8A7795_CLK_S3D2),
205 DEF_MOD("ehci2", 701, R8A7795_CLK_S3D2),
206 DEF_MOD("ehci1", 702, R8A7795_CLK_S3D2),
207 DEF_MOD("ehci0", 703, R8A7795_CLK_S3D2),
208 DEF_MOD("hsusb", 704, R8A7795_CLK_S3D2),
209 DEF_MOD("hsusb3", 705, R8A7795_CLK_S3D2),
210 DEF_MOD("cmm3", 708, R8A7795_CLK_S2D1),
211 DEF_MOD("cmm2", 709, R8A7795_CLK_S2D1),
212 DEF_MOD("cmm1", 710, R8A7795_CLK_S2D1),
213 DEF_MOD("cmm0", 711, R8A7795_CLK_S2D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100214 DEF_MOD("csi20", 714, R8A7795_CLK_CSI0),
215 DEF_MOD("csi41", 715, R8A7795_CLK_CSI0),
216 DEF_MOD("csi40", 716, R8A7795_CLK_CSI0),
217 DEF_MOD("du3", 721, R8A7795_CLK_S2D1),
218 DEF_MOD("du2", 722, R8A7795_CLK_S2D1),
219 DEF_MOD("du1", 723, R8A7795_CLK_S2D1),
220 DEF_MOD("du0", 724, R8A7795_CLK_S2D1),
221 DEF_MOD("lvds", 727, R8A7795_CLK_S0D4),
222 DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI),
223 DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI),
Marek Vasut5a2d1532023-01-26 21:01:50 +0100224 DEF_MOD("mlp", 802, R8A7795_CLK_S2D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100225 DEF_MOD("vin7", 804, R8A7795_CLK_S0D2),
226 DEF_MOD("vin6", 805, R8A7795_CLK_S0D2),
227 DEF_MOD("vin5", 806, R8A7795_CLK_S0D2),
228 DEF_MOD("vin4", 807, R8A7795_CLK_S0D2),
229 DEF_MOD("vin3", 808, R8A7795_CLK_S0D2),
230 DEF_MOD("vin2", 809, R8A7795_CLK_S0D2),
231 DEF_MOD("vin1", 810, R8A7795_CLK_S0D2),
232 DEF_MOD("vin0", 811, R8A7795_CLK_S0D2),
233 DEF_MOD("etheravb", 812, R8A7795_CLK_S0D6),
234 DEF_MOD("sata0", 815, R8A7795_CLK_S3D2),
235 DEF_MOD("imr3", 820, R8A7795_CLK_S0D2),
236 DEF_MOD("imr2", 821, R8A7795_CLK_S0D2),
237 DEF_MOD("imr1", 822, R8A7795_CLK_S0D2),
238 DEF_MOD("imr0", 823, R8A7795_CLK_S0D2),
239 DEF_MOD("gpio7", 905, R8A7795_CLK_S3D4),
240 DEF_MOD("gpio6", 906, R8A7795_CLK_S3D4),
241 DEF_MOD("gpio5", 907, R8A7795_CLK_S3D4),
242 DEF_MOD("gpio4", 908, R8A7795_CLK_S3D4),
243 DEF_MOD("gpio3", 909, R8A7795_CLK_S3D4),
244 DEF_MOD("gpio2", 910, R8A7795_CLK_S3D4),
245 DEF_MOD("gpio1", 911, R8A7795_CLK_S3D4),
246 DEF_MOD("gpio0", 912, R8A7795_CLK_S3D4),
247 DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2),
248 DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4),
249 DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200250 DEF_MOD("rpc-if", 917, R8A7795_CLK_RPCD2),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100251 DEF_MOD("i2c6", 918, R8A7795_CLK_S0D6),
252 DEF_MOD("i2c5", 919, R8A7795_CLK_S0D6),
253 DEF_MOD("i2c-dvfs", 926, R8A7795_CLK_CP),
254 DEF_MOD("i2c4", 927, R8A7795_CLK_S0D6),
255 DEF_MOD("i2c3", 928, R8A7795_CLK_S0D6),
256 DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2),
257 DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2),
258 DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2),
259 DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4),
260 DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
261 DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
262 DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
263 DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
264 DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
265 DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
266 DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
267 DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
268 DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
269 DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
270 DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4),
271 DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
272 DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
273 DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
274 DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
275 DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
276 DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
277 DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
278 DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
279 DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
280 DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
281 DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
282 DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
283 DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
284 DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
285};
286
Marek Vasut7c885562018-01-16 19:23:17 +0100287/*
288 * CPG Clock Data
289 */
290
291/*
Marek Vasut72242e52019-03-04 21:38:10 +0100292 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC
Marek Vasut7c885562018-01-16 19:23:17 +0100293 * 14 13 19 17 (MHz)
Marek Vasut72242e52019-03-04 21:38:10 +0100294 *-------------------------------------------------------------------------
295 * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16
296 * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16
Marek Vasut7c885562018-01-16 19:23:17 +0100297 * 0 0 1 0 Prohibited setting
Marek Vasut72242e52019-03-04 21:38:10 +0100298 * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16
299 * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19
300 * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19
Marek Vasut7c885562018-01-16 19:23:17 +0100301 * 0 1 1 0 Prohibited setting
Marek Vasut72242e52019-03-04 21:38:10 +0100302 * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19
303 * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24
304 * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24
Marek Vasut7c885562018-01-16 19:23:17 +0100305 * 1 0 1 0 Prohibited setting
Marek Vasut72242e52019-03-04 21:38:10 +0100306 * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24
307 * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32
308 * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32
Marek Vasut7c885562018-01-16 19:23:17 +0100309 * 1 1 1 0 Prohibited setting
Marek Vasut72242e52019-03-04 21:38:10 +0100310 * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32
Marek Vasut7c885562018-01-16 19:23:17 +0100311 */
312#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
313 (((md) & BIT(13)) >> 11) | \
314 (((md) & BIT(19)) >> 18) | \
315 (((md) & BIT(17)) >> 17))
316
Marek Vasut3e997e22023-09-17 16:11:28 +0200317static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
Marek Vasut72242e52019-03-04 21:38:10 +0100318 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
319 { 1, 192, 1, 192, 1, 16, },
320 { 1, 192, 1, 128, 1, 16, },
321 { 0, /* Prohibited setting */ },
322 { 1, 192, 1, 192, 1, 16, },
323 { 1, 160, 1, 160, 1, 19, },
324 { 1, 160, 1, 106, 1, 19, },
325 { 0, /* Prohibited setting */ },
326 { 1, 160, 1, 160, 1, 19, },
327 { 1, 128, 1, 128, 1, 24, },
328 { 1, 128, 1, 84, 1, 24, },
329 { 0, /* Prohibited setting */ },
330 { 1, 128, 1, 128, 1, 24, },
331 { 2, 192, 1, 192, 1, 32, },
332 { 2, 192, 1, 128, 1, 32, },
333 { 0, /* Prohibited setting */ },
334 { 2, 192, 1, 192, 1, 32, },
Marek Vasut7c885562018-01-16 19:23:17 +0100335};
336
Marek Vasutf77b5a42018-01-08 14:01:40 +0100337static const struct mstp_stop_table r8a7795_mstp_table[] = {
Marek Vasut3934b412020-04-25 14:57:45 +0200338 { 0x00210000, 0x0, 0x00210000, 0 },
339 { 0xc3ec13a0, 0x0, 0xc3ec13a0, 0 },
340 { 0x040e2fdc, 0x2000, 0x040e2fdc, 0 },
341 { 0xf4cc7cdf, 0x400, 0xf4cc7cdf, 0 },
342 { 0x80000004, 0x180, 0x80000004, 0 },
343 { 0x40dfff46, 0x0, 0x40dfff46, 0 },
344 { 0xc5e8ccce, 0x0, 0xc5e8ccce, 0 },
345 { 0x39ffdf3f, 0x0, 0x39ffdf3f, 0 },
346 { 0x01f09ff6, 0x0, 0x01f09ff6, 0 },
347 { 0xfddfdffe, 0x0, 0xfddfdffe, 0 },
348 { 0xfffeffe0, 0x0, 0xfffeffe0, 0 },
Marek Vasutff50b322018-01-15 00:58:35 +0100349 { 0x00000000, 0x0, 0x00000000, 0 },
Marek Vasutf77b5a42018-01-08 14:01:40 +0100350};
351
Marek Vasut7c885562018-01-16 19:23:17 +0100352static const void *r8a7795_get_pll_config(const u32 cpg_mode)
353{
354 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
355}
356
Marek Vasutf77b5a42018-01-08 14:01:40 +0100357static const struct cpg_mssr_info r8a7795_cpg_mssr_info = {
358 .core_clk = r8a7795_core_clks,
359 .core_clk_size = ARRAY_SIZE(r8a7795_core_clks),
360 .mod_clk = r8a7795_mod_clks,
361 .mod_clk_size = ARRAY_SIZE(r8a7795_mod_clks),
362 .mstp_table = r8a7795_mstp_table,
363 .mstp_table_size = ARRAY_SIZE(r8a7795_mstp_table),
364 .reset_node = "renesas,r8a7795-rst",
Marek Vasute9354092021-04-25 21:53:05 +0200365 .reset_modemr_offset = CPG_RST_MODEMR,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100366 .extalr_node = "extalr",
Marek Vasutf11c9672018-01-08 16:05:28 +0100367 .mod_clk_base = MOD_CLK_BASE,
368 .clk_extal_id = CLK_EXTAL,
369 .clk_extalr_id = CLK_EXTALR,
Marek Vasut7c885562018-01-16 19:23:17 +0100370 .get_pll_config = r8a7795_get_pll_config,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100371};
372
Marek Vasut326e05c2023-01-26 21:02:03 +0100373static const struct udevice_id r8a7795_cpg_ids[] = {
Marek Vasutf77b5a42018-01-08 14:01:40 +0100374 {
375 .compatible = "renesas,r8a7795-cpg-mssr",
376 .data = (ulong)&r8a7795_cpg_mssr_info
377 },
378 { }
379};
380
Marek Vasut326e05c2023-01-26 21:02:03 +0100381U_BOOT_DRIVER(cpg_r8a7795) = {
382 .name = "cpg_r8a7795",
383 .id = UCLASS_NOP,
384 .of_match = r8a7795_cpg_ids,
385 .bind = gen3_cpg_bind,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100386};