blob: 14606c303180a43a551977caf2d13a41ca187c87 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002
3 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8#ifndef _SPARTAN2_H_
9#define _SPARTAN2_H_
10
11#include <xilinx.h>
12
wdenkc6097192002-11-03 00:24:07 +000013/* Slave Parallel Implementation function table */
14typedef struct {
Michal Simek2df9d5c2014-03-13 12:58:20 +010015 xilinx_pre_fn pre;
16 xilinx_pgm_fn pgm;
17 xilinx_init_fn init;
18 xilinx_err_fn err;
19 xilinx_done_fn done;
20 xilinx_clk_fn clk;
21 xilinx_cs_fn cs;
22 xilinx_wr_fn wr;
23 xilinx_rdata_fn rdata;
24 xilinx_wdata_fn wdata;
25 xilinx_busy_fn busy;
26 xilinx_abort_fn abort;
27 xilinx_post_fn post;
Michal Simekb625b9a2014-03-13 11:23:43 +010028} xilinx_spartan2_slave_parallel_fns;
wdenkc6097192002-11-03 00:24:07 +000029
30/* Slave Serial Implementation function table */
31typedef struct {
Michal Simek2df9d5c2014-03-13 12:58:20 +010032 xilinx_pre_fn pre;
33 xilinx_pgm_fn pgm;
34 xilinx_clk_fn clk;
35 xilinx_init_fn init;
36 xilinx_done_fn done;
37 xilinx_wr_fn wr;
38 xilinx_post_fn post;
Michal Simekb625b9a2014-03-13 11:23:43 +010039} xilinx_spartan2_slave_serial_fns;
wdenkc6097192002-11-03 00:24:07 +000040
Michal Simek4e9acc12014-07-16 10:43:47 +020041#if defined(CONFIG_FPGA_SPARTAN2)
Michal Simek14cfc4f2014-03-13 13:07:57 +010042extern struct xilinx_fpga_op spartan2_op;
Michal Simek4e9acc12014-07-16 10:43:47 +020043# define FPGA_SPARTAN2_OPS &spartan2_op
44#else
45# define FPGA_SPARTAN2_OPS NULL
46#endif
Michal Simek14cfc4f2014-03-13 13:07:57 +010047
wdenkc6097192002-11-03 00:24:07 +000048/* Device Image Sizes
49 *********************************************************************/
50/* Spartan-II (2.5V) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020051#define XILINX_XC2S15_SIZE 197728/8
52#define XILINX_XC2S30_SIZE 336800/8
53#define XILINX_XC2S50_SIZE 559232/8
54#define XILINX_XC2S100_SIZE 781248/8
55#define XILINX_XC2S150_SIZE 1040128/8
56#define XILINX_XC2S200_SIZE 1335872/8
wdenkc6097192002-11-03 00:24:07 +000057
wdenk9dd611b2005-01-09 17:19:34 +000058/* Spartan-IIE (1.8V) */
59#define XILINX_XC2S50E_SIZE 630048/8
60#define XILINX_XC2S100E_SIZE 863840/8
61#define XILINX_XC2S150E_SIZE 1134496/8
62#define XILINX_XC2S200E_SIZE 1442016/8
63#define XILINX_XC2S300E_SIZE 1875648/8
64
wdenkc6097192002-11-03 00:24:07 +000065/* Descriptor Macros
66 *********************************************************************/
67/* Spartan-II devices */
68#define XILINX_XC2S15_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020069{ xilinx_spartan2, iface, XILINX_XC2S15_SIZE, fn_table, cookie, \
70 FPGA_SPARTAN2_OPS }
wdenkc6097192002-11-03 00:24:07 +000071
72#define XILINX_XC2S30_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020073{ xilinx_spartan2, iface, XILINX_XC2S30_SIZE, fn_table, cookie, \
74 FPGA_SPARTAN2_OPS }
wdenkc6097192002-11-03 00:24:07 +000075
76#define XILINX_XC2S50_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020077{ xilinx_spartan2, iface, XILINX_XC2S50_SIZE, fn_table, cookie, \
78 FPGA_SPARTAN2_OPS }
wdenkc6097192002-11-03 00:24:07 +000079
80#define XILINX_XC2S100_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020081{ xilinx_spartan2, iface, XILINX_XC2S100_SIZE, fn_table, cookie, \
82 FPGA_SPARTAN2_OPS }
wdenkc6097192002-11-03 00:24:07 +000083
84#define XILINX_XC2S150_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020085{ xilinx_spartan2, iface, XILINX_XC2S150_SIZE, fn_table, cookie, \
86 FPGA_SPARTAN2_OPS }
wdenkc6097192002-11-03 00:24:07 +000087
Matthias Fuchs3bff4ff2007-12-27 17:12:56 +010088#define XILINX_XC2S200_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020089{ xilinx_spartan2, iface, XILINX_XC2S200_SIZE, fn_table, cookie, \
90 FPGA_SPARTAN2_OPS }
Matthias Fuchs3bff4ff2007-12-27 17:12:56 +010091
wdenk9dd611b2005-01-09 17:19:34 +000092#define XILINX_XC2S50E_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020093{ xilinx_spartan2, iface, XILINX_XC2S50E_SIZE, fn_table, cookie, \
94 FPGA_SPARTAN2_OPS }
wdenk9dd611b2005-01-09 17:19:34 +000095
96#define XILINX_XC2S100E_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +020097{ xilinx_spartan2, iface, XILINX_XC2S100E_SIZE, fn_table, cookie, \
98 FPGA_SPARTAN2_OPS }
wdenk9dd611b2005-01-09 17:19:34 +000099
100#define XILINX_XC2S150E_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +0200101{ xilinx_spartan2, iface, XILINX_XC2S150E_SIZE, fn_table, cookie, \
102 FPGA_SPARTAN2_OPS }
wdenk9dd611b2005-01-09 17:19:34 +0000103
104#define XILINX_XC2S200E_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +0200105{ xilinx_spartan2, iface, XILINX_XC2S200E_SIZE, fn_table, cookie, \
106 FPGA_SPARTAN2_OPS }
wdenk9dd611b2005-01-09 17:19:34 +0000107
108#define XILINX_XC2S300E_DESC(iface, fn_table, cookie) \
Michal Simek4e9acc12014-07-16 10:43:47 +0200109{ xilinx_spartan2, iface, XILINX_XC2S300E_SIZE, fn_table, cookie, \
110 FPGA_SPARTAN2_OPS }
wdenk9dd611b2005-01-09 17:19:34 +0000111
wdenkc6097192002-11-03 00:24:07 +0000112#endif /* _SPARTAN2_H_ */