blob: bc466981c5e4bc285873262b269d9657d785b9ce [file] [log] [blame]
Kim Phillips5e918a92008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips5e918a92008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips5e918a92008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Timur Tabi89c77842008-02-08 13:15:55 -060019#define CONFIG_MISC_INIT_R
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040020#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060021
22/*
23 * On-board devices
24 */
25#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
26#define CONFIG_VSC7385_ENET
27
Kim Phillips5e918a92008-01-16 00:38:05 -060028/*
29 * System Clock Setup
30 */
31#ifdef CONFIG_PCISLAVE
32#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
33#else
34#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsbe9b56d2009-07-23 14:09:38 -050035#define CONFIG_PCIE
Kim Phillips5e918a92008-01-16 00:38:05 -060036#endif
37
38#ifndef CONFIG_SYS_CLK_FREQ
39#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
40#endif
41
42/*
43 * Hardware Reset Configuration Word
44 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips5e918a92008-01-16 00:38:05 -060046 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
47 HRCWL_DDR_TO_SCB_CLK_1X1 |\
48 HRCWL_SVCOD_DIV_2 |\
49 HRCWL_CSB_TO_CLKIN_5X1 |\
50 HRCWL_CORE_TO_CSB_2X1)
51
52#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060054 HRCWH_PCI_AGENT |\
55 HRCWH_PCI1_ARBITER_DISABLE |\
56 HRCWH_CORE_ENABLE |\
57 HRCWH_FROM_0XFFF00100 |\
58 HRCWH_BOOTSEQ_DISABLE |\
59 HRCWH_SW_WATCHDOG_DISABLE |\
60 HRCWH_ROM_LOC_LOCAL_16BIT |\
61 HRCWH_RL_EXT_LEGACY |\
62 HRCWH_TSEC1M_IN_RGMII |\
63 HRCWH_TSEC2M_IN_RGMII |\
64 HRCWH_BIG_ENDIAN |\
65 HRCWH_LDP_CLEAR)
66#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060068 HRCWH_PCI_HOST |\
69 HRCWH_PCI1_ARBITER_ENABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0X00000100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT |\
75 HRCWH_RL_EXT_LEGACY |\
76 HRCWH_TSEC1M_IN_RGMII |\
77 HRCWH_TSEC2M_IN_RGMII |\
78 HRCWH_BIG_ENDIAN |\
79 HRCWH_LDP_CLEAR)
80#endif
81
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060083*/
84
85/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050087#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips5e918a92008-01-16 00:38:05 -060088
89/* System Priority Control Regsiter */
Joe Hershberger5afe9722011-10-11 23:57:19 -050090#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060091
92/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
94#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050095#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060096
97/*
98 * System IO Config
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_SICRH 0x08200000
101#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600102
103/*
104 * Output Buffer Impedance
105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -0600107
108/*
109 * IMMR new address
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600112
113/*
Timur Tabi89c77842008-02-08 13:15:55 -0600114 * Device configurations
115 */
116
117/* Vitesse 7385 */
118
119#ifdef CONFIG_VSC7385_ENET
120
121#define CONFIG_TSEC2
122
123/* The flash address and size of the VSC7385 firmware image */
124#define CONFIG_VSC7385_IMAGE 0xFE7FE000
125#define CONFIG_VSC7385_IMAGE_SIZE 8192
126
127#endif
128
129/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600130 * DDR Setup
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
133#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
134#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
135#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
136#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips5e918a92008-01-16 00:38:05 -0600137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -0600139
140#undef CONFIG_DDR_ECC /* support DDR ECC function */
141#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
142
143#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
144
145/*
146 * Manually set up DDR parameters
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500149#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
150#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
151 | CSCONFIG_ODT_WR_ONLY_CURRENT \
152 | CSCONFIG_ROW_BIT_13 \
153 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -0600154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_TIMING_3 0x00000000
156#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600157 | (0 << TIMING_CFG0_WRT_SHIFT) \
158 | (0 << TIMING_CFG0_RRT_SHIFT) \
159 | (0 << TIMING_CFG0_WWT_SHIFT) \
160 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
161 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
162 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
163 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600164 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600166 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
167 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
168 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
169 | (13 << TIMING_CFG1_REFREC_SHIFT) \
170 | (3 << TIMING_CFG1_WRREC_SHIFT) \
171 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
172 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600173 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500174#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
175 | (5 << TIMING_CFG2_CPO_SHIFT) \
176 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
177 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
178 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
179 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
180 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
181 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600182
Kim Phillips8eceeb72009-08-21 16:33:15 -0500183#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
184 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600185 /* 0x06090100 */
186
187#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500188#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500189 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
190 | SDRAM_CFG_32_BE \
191 | SDRAM_CFG_2T_EN)
192 /* 0x43088000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600193#else
Joe Hershberger5afe9722011-10-11 23:57:19 -0500194#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500195 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500196 /* 0x43000000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600197#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500199#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500200 | (0x0442 << SDRAM_MODE_SD_SHIFT))
201 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600203
204/*
205 * Memory test
206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
208#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
209#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips5e918a92008-01-16 00:38:05 -0600210
211/*
212 * The reserved memory
213 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200214#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips5e918a92008-01-16 00:38:05 -0600215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
217#define CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600218#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#undef CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600220#endif
221
Kevin Hao16c8c172016-07-08 11:25:14 +0800222#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500223#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips5e918a92008-01-16 00:38:05 -0600224
225/*
226 * Initial RAM Base Address Setup
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_LOCK 1
229#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200230#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500231#define CONFIG_SYS_GBL_DATA_OFFSET \
232 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips5e918a92008-01-16 00:38:05 -0600233
234/*
235 * Local Bus Configuration & Clock Setup
236 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500237#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
238#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Bruce0914f482010-06-17 11:37:18 -0500240#define CONFIG_FSL_ELBC 1
Kim Phillips5e918a92008-01-16 00:38:05 -0600241
242/*
243 * FLASH on the Local Bus
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200246#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
248#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600249
Joe Hershberger5afe9722011-10-11 23:57:19 -0500250#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
251#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
252#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips5e918a92008-01-16 00:38:05 -0600253
Joe Hershberger5afe9722011-10-11 23:57:19 -0500254 /* Window base at flash base */
255#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600257
Joe Hershberger5afe9722011-10-11 23:57:19 -0500258#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500259 | BR_PS_16 /* 16 bit port */ \
260 | BR_MS_GPCM /* MSEL = GPCM */ \
261 | BR_V) /* valid */
262#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600263 | OR_GPCM_XACS \
264 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500265 | OR_GPCM_EHTR_SET \
Kim Phillips5e918a92008-01-16 00:38:05 -0600266 | OR_GPCM_EAD)
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500267 /* 0xFF800191 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
270#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips5e918a92008-01-16 00:38:05 -0600271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#undef CONFIG_SYS_FLASH_CHECKSUM
273#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
274#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips5e918a92008-01-16 00:38:05 -0600275
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300276/*
277 * NAND Flash on the Local Bus
278 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500279#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500280#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500281 | BR_DECC_CHK_GEN /* Use HW ECC */ \
282 | BR_PS_8 /* 8 bit port */ \
283 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500284 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500285#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500286 | OR_FCM_CSCT \
287 | OR_FCM_CST \
288 | OR_FCM_CHT \
289 | OR_FCM_SCY_1 \
290 | OR_FCM_TRLX \
291 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500293#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300294
Timur Tabi89c77842008-02-08 13:15:55 -0600295/* Vitesse 7385 */
296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600298
Timur Tabi89c77842008-02-08 13:15:55 -0600299#ifdef CONFIG_VSC7385_ENET
300
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500301#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
302 | BR_PS_8 \
303 | BR_MS_GPCM \
304 | BR_V)
305 /* 0xF0000801 */
306#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
307 | OR_GPCM_CSNT \
308 | OR_GPCM_XACS \
309 | OR_GPCM_SCY_15 \
310 | OR_GPCM_SETA \
311 | OR_GPCM_TRLX_SET \
312 | OR_GPCM_EHTR_SET \
313 | OR_GPCM_EAD)
314 /* 0xfffe09ff */
315
Joe Hershberger5afe9722011-10-11 23:57:19 -0500316 /* Access Base */
317#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500318#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips5e918a92008-01-16 00:38:05 -0600319
Timur Tabi89c77842008-02-08 13:15:55 -0600320#endif
321
Kim Phillips5e918a92008-01-16 00:38:05 -0600322/*
323 * Serial Port
324 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_NS16550_SERIAL
326#define CONFIG_SYS_NS16550_REG_SIZE 1
327#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600328
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500330 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
333#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600334
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300335/* SERDES */
336#define CONFIG_FSL_SERDES
337#define CONFIG_FSL_SERDES1 0xe3000
338#define CONFIG_FSL_SERDES2 0xe3100
339
Kim Phillips5e918a92008-01-16 00:38:05 -0600340/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200341#define CONFIG_SYS_I2C
342#define CONFIG_SYS_I2C_FSL
343#define CONFIG_SYS_FSL_I2C_SPEED 400000
344#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
345#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
346#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600347
348/*
349 * Config on-board RTC
350 */
351#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600353
354/*
355 * General PCI
356 * Addresses are mapped 1-1.
357 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500358#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
359#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
360#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
362#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
363#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
364#define CONFIG_SYS_PCI_IO_BASE 0x00000000
365#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
366#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
369#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
370#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600371
Anton Vorontsov7e915582009-02-19 18:20:52 +0300372#define CONFIG_SYS_PCIE1_BASE 0xA0000000
373#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
374#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
375#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
376#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
377#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
378#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
379#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
380#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
381
382#define CONFIG_SYS_PCIE2_BASE 0xC0000000
383#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
384#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
385#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
386#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
387#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
388#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
389#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
390#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
391
Kim Phillips5e918a92008-01-16 00:38:05 -0600392#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000393#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips5e918a92008-01-16 00:38:05 -0600394
Kim Phillips5e918a92008-01-16 00:38:05 -0600395#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips5e918a92008-01-16 00:38:05 -0600397#endif /* CONFIG_PCI */
398
Kim Phillips5e918a92008-01-16 00:38:05 -0600399/*
400 * TSEC
401 */
Timur Tabi89c77842008-02-08 13:15:55 -0600402#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600403
Timur Tabi89c77842008-02-08 13:15:55 -0600404#define CONFIG_GMII /* MII PHY management */
405
406#define CONFIG_TSEC1
407
408#ifdef CONFIG_TSEC1
409#define CONFIG_HAS_ETH0
Kim Phillips5e918a92008-01-16 00:38:05 -0600410#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600412#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600413#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600414#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600415#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600416
Timur Tabi89c77842008-02-08 13:15:55 -0600417#ifdef CONFIG_TSEC2
418#define CONFIG_HAS_ETH1
419#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600421#define TSEC2_PHY_ADDR 0x1c
422#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
423#define TSEC2_PHYIDX 0
424#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600425
426/* Options are: TSEC[0-1] */
427#define CONFIG_ETHPRIME "TSEC0"
428
Timur Tabi89c77842008-02-08 13:15:55 -0600429#endif
430
Kim Phillips5e918a92008-01-16 00:38:05 -0600431/*
Kim Phillips730e7922008-03-28 14:31:23 -0500432 * SATA
433 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500435#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500437#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
438#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500439#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500441#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
442#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500443
444#ifdef CONFIG_FSL_SATA
445#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500446#endif
447
448/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600449 * Environment
450 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200451#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger5afe9722011-10-11 23:57:19 -0500452 #define CONFIG_ENV_ADDR \
453 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200454 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
455 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips5e918a92008-01-16 00:38:05 -0600456#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200458 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips5e918a92008-01-16 00:38:05 -0600459#endif
460
461#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips5e918a92008-01-16 00:38:05 -0600463
464/*
465 * BOOTP options
466 */
467#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips5e918a92008-01-16 00:38:05 -0600468
Kim Phillips5e918a92008-01-16 00:38:05 -0600469/*
470 * Command line configuration.
471 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600472
Kim Phillips5e918a92008-01-16 00:38:05 -0600473#undef CONFIG_WATCHDOG /* watchdog disabled */
474
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400475#ifdef CONFIG_MMC
476#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800477#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400478#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400479#endif
480
Kim Phillips5e918a92008-01-16 00:38:05 -0600481/*
482 * Miscellaneous configurable options
483 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500484#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips5e918a92008-01-16 00:38:05 -0600485
Kim Phillips5e918a92008-01-16 00:38:05 -0600486/*
487 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700488 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600489 * the maximum mapped by the Linux kernel during initialization.
490 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500491#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800492#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600493
494/*
495 * Core HID Setup
496 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500497#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500498#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
499 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips5e918a92008-01-16 00:38:05 -0600501
502/*
503 * MMU Setup
504 */
505
Becky Bruce31d82672008-05-08 19:02:12 -0500506#define CONFIG_HIGH_BATS 1 /* High BATs supported */
507
Kim Phillips5e918a92008-01-16 00:38:05 -0600508/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200509#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
510#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips5e918a92008-01-16 00:38:05 -0600511
Joe Hershberger5afe9722011-10-11 23:57:19 -0500512#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500513 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500514 | BATL_MEMCOHERENCE)
515#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
516 | BATU_BL_256M \
517 | BATU_VS \
518 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200519#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
520#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips5e918a92008-01-16 00:38:05 -0600521
Joe Hershberger5afe9722011-10-11 23:57:19 -0500522#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500523 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500524 | BATL_MEMCOHERENCE)
525#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
526 | BATU_BL_256M \
527 | BATU_VS \
528 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
530#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips5e918a92008-01-16 00:38:05 -0600531
532/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500533#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500534 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500535 | BATL_CACHEINHIBIT \
536 | BATL_GUARDEDSTORAGE)
537#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
538 | BATU_BL_8M \
539 | BATU_VS \
540 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200541#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
542#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips5e918a92008-01-16 00:38:05 -0600543
544/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500545#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500546 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500547 | BATL_CACHEINHIBIT \
548 | BATL_GUARDEDSTORAGE)
549#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
550 | BATU_BL_128K \
551 | BATU_VS \
552 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200553#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
554#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips5e918a92008-01-16 00:38:05 -0600555
556/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500557#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500558 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500559 | BATL_MEMCOHERENCE)
560#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
561 | BATU_BL_32M \
562 | BATU_VS \
563 | BATU_VP)
564#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500565 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500566 | BATL_CACHEINHIBIT \
567 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200568#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips5e918a92008-01-16 00:38:05 -0600569
570/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500571#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500572#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
573 | BATU_BL_128K \
574 | BATU_VS \
575 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200576#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
577#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips5e918a92008-01-16 00:38:05 -0600578
579#ifdef CONFIG_PCI
580/* PCI MEM space: cacheable */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500581#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500582 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500583 | BATL_MEMCOHERENCE)
584#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
585 | BATU_BL_256M \
586 | BATU_VS \
587 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
589#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips5e918a92008-01-16 00:38:05 -0600590/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500591#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500592 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500593 | BATL_CACHEINHIBIT \
594 | BATL_GUARDEDSTORAGE)
595#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
596 | BATU_BL_256M \
597 | BATU_VS \
598 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200599#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
600#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600601#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200602#define CONFIG_SYS_IBAT6L (0)
603#define CONFIG_SYS_IBAT6U (0)
604#define CONFIG_SYS_IBAT7L (0)
605#define CONFIG_SYS_IBAT7U (0)
606#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
607#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
608#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
609#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600610#endif
611
Kim Phillips5e918a92008-01-16 00:38:05 -0600612#if defined(CONFIG_CMD_KGDB)
613#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips5e918a92008-01-16 00:38:05 -0600614#endif
615
616/*
617 * Environment Configuration
618 */
619#define CONFIG_ENV_OVERWRITE
620
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300621#define CONFIG_HAS_FSL_DR_USB
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530622#define CONFIG_USB_EHCI_FSL
623#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300624
Joe Hershberger5afe9722011-10-11 23:57:19 -0500625#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600626
627#define CONFIG_HOSTNAME mpc837x_rdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000628#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500629#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000630#define CONFIG_BOOTFILE "uImage"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500631 /* U-Boot image on TFTP server */
632#define CONFIG_UBOOTPATH "u-boot.bin"
633#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600634
Joe Hershberger5afe9722011-10-11 23:57:19 -0500635 /* default location for tftp and bootm */
636#define CONFIG_LOADADDR 800000
Kim Phillips5e918a92008-01-16 00:38:05 -0600637
Kim Phillips5e918a92008-01-16 00:38:05 -0600638#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500639 "netdev=" CONFIG_NETDEV "\0" \
640 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600641 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200642 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
643 " +$filesize; " \
644 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
645 " +$filesize; " \
646 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
647 " $filesize; " \
648 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
649 " +$filesize; " \
650 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
651 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500652 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500653 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600654 "ramdiskaddr=1000000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500655 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600656 "console=ttyS0\0" \
657 "setbootargs=setenv bootargs " \
658 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
659 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500660 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
661 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600662 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
663
664#define CONFIG_NFSBOOTCOMMAND \
665 "setenv rootdev /dev/nfs;" \
666 "run setbootargs;" \
667 "run setipargs;" \
668 "tftp $loadaddr $bootfile;" \
669 "tftp $fdtaddr $fdtfile;" \
670 "bootm $loadaddr - $fdtaddr"
671
672#define CONFIG_RAMBOOTCOMMAND \
673 "setenv rootdev /dev/ram;" \
674 "run setbootargs;" \
675 "tftp $ramdiskaddr $ramdiskfile;" \
676 "tftp $loadaddr $bootfile;" \
677 "tftp $fdtaddr $fdtfile;" \
678 "bootm $loadaddr $ramdiskaddr $fdtaddr"
679
Kim Phillips5e918a92008-01-16 00:38:05 -0600680#endif /* __CONFIG_H */