blob: da9370bc112bf3ae485e756bb129cd4e8cbcce93 [file] [log] [blame]
Haiying Wang765547d2009-03-27 17:02:45 -04001/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Haiying Wang765547d2009-03-27 17:02:45 -04005 */
6
7/*
8 * mpc8569mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Galae5fe96b2011-01-04 18:04:01 -060013#define CONFIG_SYS_SRIO
14#define CONFIG_SRIO1 /* SRIO port 1 */
15
Haiying Wang765547d2009-03-27 17:02:45 -040016#define CONFIG_PCIE1 1 /* PCIE controller */
17#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040019#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
20#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
21#define CONFIG_QE /* Enable QE */
22#define CONFIG_ENV_OVERWRITE
Haiying Wang765547d2009-03-27 17:02:45 -040023
Haiying Wang765547d2009-03-27 17:02:45 -040024#ifndef __ASSEMBLY__
25extern unsigned long get_clock_freq(void);
26#endif
27/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080028#define CONFIG_SYS_CLK_FREQ 66666666
29#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040030
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020031#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080032#define CONFIG_PQ_MDS_PIB
33#define CONFIG_PQ_MDS_PIB_ATM
34#endif
35
Haiying Wang765547d2009-03-27 17:02:45 -040036/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
39#define CONFIG_L2_CACHE /* toggle L2 cache */
40#define CONFIG_BTB /* toggle branch predition */
41
Haiying Wang96196a12010-11-10 15:37:13 -050042#ifndef CONFIG_SYS_MONITOR_BASE
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
44#endif
45
Haiying Wang765547d2009-03-27 17:02:45 -040046/*
47 * Only possible on E500 Version 2 or newer cores.
48 */
49#define CONFIG_ENABLE_36BIT_PHYS 1
50
Haiying Wang3aed5502010-09-29 13:31:35 -040051#define CONFIG_BOARD_EARLY_INIT_R 1
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040052#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040053
54#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
55#define CONFIG_SYS_MEMTEST_END 0x00400000
56
57/*
Liu Yu674ef7b2010-01-18 19:03:28 +080058 * Config the L2 Cache as L2 SRAM
59 */
60#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
61#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
62#define CONFIG_SYS_L2_SIZE (512 << 10)
63#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
64
Timur Tabie46fedf2011-08-04 18:03:41 -050065#define CONFIG_SYS_CCSRBAR 0xe0000000
66#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -040067
Kumar Gala8d22ddc2011-11-09 09:10:49 -060068#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050069#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +080070#endif
71
Haiying Wang765547d2009-03-27 17:02:45 -040072/* DDR Setup */
Haiying Wang765547d2009-03-27 17:02:45 -040073#undef CONFIG_FSL_DDR_INTERACTIVE
74#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
75#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -040076#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
77
78#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
79
80#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
81 /* DDR is system memory*/
82#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
83
Haiying Wang765547d2009-03-27 17:02:45 -040084#define CONFIG_DIMM_SLOTS_PER_CTLR 1
85#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
86
87/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -060088#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -040089
90/* These are used when DDR doesn't use SPD. */
91#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
92#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
93#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
94#define CONFIG_SYS_DDR_TIMING_3 0x00020000
95#define CONFIG_SYS_DDR_TIMING_0 0x00330004
96#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
97#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
98#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
99#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
100#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
101#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
102#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
103#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
104#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
105#define CONFIG_SYS_DDR_TIMING_4 0x00220001
106#define CONFIG_SYS_DDR_TIMING_5 0x03402400
107#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
108#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
109#define CONFIG_SYS_DDR_CDR_1 0x80040000
110#define CONFIG_SYS_DDR_CDR_2 0x00000000
111#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
112#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
113#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
114#define CONFIG_SYS_DDR_CONTROL2 0x24400000
115
116#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
117#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
118#define CONFIG_SYS_DDR_SBE 0x00010000
119
120#undef CONFIG_CLOCKS_IN_MHZ
121
122/*
123 * Local Bus Definitions
124 */
125
126#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
127#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
128
129#define CONFIG_SYS_BCSR_BASE 0xf8000000
130#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
131
132/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800133#define CONFIG_FLASH_BR_PRELIM 0xfe000801
134#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400135
Haiying Wang399b53c2009-05-20 12:30:32 -0400136/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400137#define CONFIG_SYS_BR1_PRELIM 0xf8000801
138#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
139
Haiying Wang399b53c2009-05-20 12:30:32 -0400140/*Chip select 4 - PIB*/
141#define CONFIG_SYS_BR4_PRELIM 0xf8008801
142#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
143
144/*Chip select 5 - PIB*/
145#define CONFIG_SYS_BR5_PRELIM 0xf8010801
146#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
147
Haiying Wang765547d2009-03-27 17:02:45 -0400148#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
149#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
150#undef CONFIG_SYS_FLASH_CHECKSUM
151#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
152#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
153
Liu Yu674ef7b2010-01-18 19:03:28 +0800154#undef CONFIG_SYS_RAMBOOT
Liu Yu674ef7b2010-01-18 19:03:28 +0800155
Haiying Wang765547d2009-03-27 17:02:45 -0400156#define CONFIG_FLASH_CFI_DRIVER
157#define CONFIG_SYS_FLASH_CFI
158#define CONFIG_SYS_FLASH_EMPTY_INFO
159
Anton Vorontsova29155e2009-10-15 17:47:08 +0400160/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800161#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400162#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800163#else
164#define CONFIG_SYS_NAND_BASE 0xFFF00000
165#endif
166
167/* NAND boot: 4K NAND loader config */
168#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
169#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
170#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
171#define CONFIG_SYS_NAND_U_BOOT_START \
172 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
173#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
174#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
175#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
176
Anton Vorontsova29155e2009-10-15 17:47:08 +0400177#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
178#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
179#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsova29155e2009-10-15 17:47:08 +0400180#define CONFIG_NAND_FSL_ELBC 1
181#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500182#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400183 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
184 | BR_PS_8 /* Port Size = 8 bit */ \
185 | BR_MS_FCM /* MSEL = FCM */ \
186 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500187#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400188 | OR_FCM_CSCT \
189 | OR_FCM_CST \
190 | OR_FCM_CHT \
191 | OR_FCM_SCY_1 \
192 | OR_FCM_TRLX \
193 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800194
Liu Yu674ef7b2010-01-18 19:03:28 +0800195#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
196#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500197#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
198#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang765547d2009-03-27 17:02:45 -0400199
Haiying Wang765547d2009-03-27 17:02:45 -0400200#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
201#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
202#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
203#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
204
205#define CONFIG_SYS_INIT_RAM_LOCK 1
206#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200207#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400208
Haiying Wang765547d2009-03-27 17:02:45 -0400209#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200210 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400211#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
212
213#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400214#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400215
216/* Serial Port */
Haiying Wang765547d2009-03-27 17:02:45 -0400217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500220#ifdef CONFIG_NAND_SPL
221#define CONFIG_NS16550_MIN_FUNCTIONS
222#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400223
224#define CONFIG_SYS_BAUDRATE_TABLE \
225 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
226
227#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
228#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
229
Haiying Wang765547d2009-03-27 17:02:45 -0400230/*
231 * I2C
232 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200233#define CONFIG_SYS_I2C
234#define CONFIG_SYS_I2C_FSL
235#define CONFIG_SYS_FSL_I2C_SPEED 400000
236#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
237#define CONFIG_SYS_FSL_I2C2_SPEED 400000
238#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
239#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
240#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
241#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400242
243/*
244 * I2C2 EEPROM
245 */
246#define CONFIG_ID_EEPROM
247#ifdef CONFIG_ID_EEPROM
248#define CONFIG_SYS_I2C_EEPROM_NXID
249#endif
250#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
251#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
252#define CONFIG_SYS_EEPROM_BUS_NUM 1
253
254#define PLPPAR1_I2C_BIT_MASK 0x0000000F
255#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400256#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400257#define PLPDIR1_I2C_BIT_MASK 0x0000000F
258#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400259#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300260#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
261#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
262#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
263#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400264
265/*
266 * General PCI
267 * Memory Addresses are mapped 1-1. I/O is mapped from 0
268 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600269#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400270#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
271#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
272#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
273#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
274#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
275#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
276#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
277#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
278
Kumar Galae5fe96b2011-01-04 18:04:01 -0600279#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
280#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
281#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
282#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400283
284#ifdef CONFIG_QE
285/*
286 * QE UEC ethernet configuration
287 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400288#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
289#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400290
291#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
292#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500293#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400294#define CONFIG_PHY_MODE_NEED_CHANGE
295
296#define CONFIG_UEC_ETH1 /* GETH1 */
297#define CONFIG_HAS_ETH0
298
299#ifdef CONFIG_UEC_ETH1
300#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
301#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400302#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400303#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
304#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
305#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500306#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100307#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400308#elif defined(CONFIG_SYS_UCC_RMII_MODE)
309#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
310#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
311#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500312#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100313#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400314#endif /* CONFIG_SYS_UCC_RGMII_MODE */
315#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400316
317#define CONFIG_UEC_ETH2 /* GETH2 */
318#define CONFIG_HAS_ETH1
319
320#ifdef CONFIG_UEC_ETH2
321#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
322#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400323#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400324#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
325#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
326#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500327#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100328#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400329#elif defined(CONFIG_SYS_UCC_RMII_MODE)
330#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
331#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
332#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500333#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100334#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400335#endif /* CONFIG_SYS_UCC_RGMII_MODE */
336#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400337
Haiying Wang750098d2009-05-20 12:30:36 -0400338#define CONFIG_UEC_ETH3 /* GETH3 */
339#define CONFIG_HAS_ETH2
340
341#ifdef CONFIG_UEC_ETH3
342#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
343#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400344#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400345#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
346#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
347#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500348#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100349#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400350#elif defined(CONFIG_SYS_UCC_RMII_MODE)
351#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
352#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
353#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500354#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100355#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400356#endif /* CONFIG_SYS_UCC_RGMII_MODE */
357#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400358
359#define CONFIG_UEC_ETH4 /* GETH4 */
360#define CONFIG_HAS_ETH3
361
362#ifdef CONFIG_UEC_ETH4
363#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
364#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400365#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400366#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
367#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
368#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500369#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100370#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400371#elif defined(CONFIG_SYS_UCC_RMII_MODE)
372#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
373#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
374#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500375#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100376#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400377#endif /* CONFIG_SYS_UCC_RGMII_MODE */
378#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400379
380#undef CONFIG_UEC_ETH6 /* GETH6 */
381#define CONFIG_HAS_ETH5
382
383#ifdef CONFIG_UEC_ETH6
384#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
385#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
386#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
387#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
388#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500389#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100390#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400391#endif /* CONFIG_UEC_ETH6 */
392
393#undef CONFIG_UEC_ETH8 /* GETH8 */
394#define CONFIG_HAS_ETH7
395
396#ifdef CONFIG_UEC_ETH8
397#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
398#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
399#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
400#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
401#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500402#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100403#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400404#endif /* CONFIG_UEC_ETH8 */
405
Haiying Wang765547d2009-03-27 17:02:45 -0400406#endif /* CONFIG_QE */
407
408#if defined(CONFIG_PCI)
Haiying Wang765547d2009-03-27 17:02:45 -0400409#undef CONFIG_EEPRO100
410#undef CONFIG_TULIP
411
412#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
413
414#endif /* CONFIG_PCI */
415
Haiying Wang765547d2009-03-27 17:02:45 -0400416/*
417 * Environment
418 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800419#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu674ef7b2010-01-18 19:03:28 +0800420#else
Haiying Wangfb279492009-06-04 16:12:39 -0400421#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400422#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
423#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800424#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400425
426#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
427#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
428
429/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600430#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800431#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400432
433/*
434 * BOOTP options
435 */
436#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wang765547d2009-03-27 17:02:45 -0400437
Haiying Wang765547d2009-03-27 17:02:45 -0400438#undef CONFIG_WATCHDOG /* watchdog disabled */
439
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400440#ifdef CONFIG_MMC
441#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800442#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400443#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400444#endif
445
Haiying Wang765547d2009-03-27 17:02:45 -0400446/*
447 * Miscellaneous configurable options
448 */
Haiying Wang765547d2009-03-27 17:02:45 -0400449#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wang765547d2009-03-27 17:02:45 -0400450#if defined(CONFIG_CMD_KGDB)
451#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
452#else
453#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
454#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400455#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
456#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
457 /* Boot Argument Buffer Size */
Haiying Wang765547d2009-03-27 17:02:45 -0400458
459/*
460 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500461 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400462 * the maximum mapped by the Linux kernel during initialization.
463 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500464#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
465#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400466
Haiying Wang765547d2009-03-27 17:02:45 -0400467#if defined(CONFIG_CMD_KGDB)
468#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wang765547d2009-03-27 17:02:45 -0400469#endif
470
471/*
472 * Environment Configuration
473 */
474#define CONFIG_HOSTNAME mpc8569mds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000475#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000476#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400477
478#define CONFIG_SERVERIP 192.168.1.1
479#define CONFIG_GATEWAYIP 192.168.1.1
480#define CONFIG_NETMASK 255.255.255.0
481
482#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
483
Haiying Wang765547d2009-03-27 17:02:45 -0400484#define CONFIG_EXTRA_ENV_SETTINGS \
485 "netdev=eth0\0" \
486 "consoledev=ttyS0\0" \
487 "ramdiskaddr=600000\0" \
488 "ramdiskfile=your.ramdisk.u-boot\0" \
489 "fdtaddr=400000\0" \
490 "fdtfile=your.fdt.dtb\0" \
491 "nfsargs=setenv bootargs root=/dev/nfs rw " \
492 "nfsroot=$serverip:$rootpath " \
493 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
494 "console=$consoledev,$baudrate $othbootargs\0" \
495 "ramargs=setenv bootargs root=/dev/ram rw " \
496 "console=$consoledev,$baudrate $othbootargs\0" \
497
498#define CONFIG_NFSBOOTCOMMAND \
499 "run nfsargs;" \
500 "tftp $loadaddr $bootfile;" \
501 "tftp $fdtaddr $fdtfile;" \
502 "bootm $loadaddr - $fdtaddr"
503
504#define CONFIG_RAMBOOTCOMMAND \
505 "run ramargs;" \
506 "tftp $ramdiskaddr $ramdiskfile;" \
507 "tftp $loadaddr $bootfile;" \
508 "bootm $loadaddr $ramdiskaddr"
509
510#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
511
512#endif /* __CONFIG_H */