blob: 9afa8001398c342363f9aa8746af86e1b0857e36 [file] [log] [blame]
wdenk52f52c12003-06-19 23:04:19 +00001/*
2 * (C) Copyright 2003
3 * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
4 *
5 * Configuration for the Logotronic DL board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * include/configs/logodl.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenk52f52c12003-06-19 23:04:19 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020037#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
wdenk52f52c12003-06-19 23:04:19 +000038#define CONFIG_GEALOG 1 /* on a Logotronic GEALOG SG board */
39
40#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
41 /* for timer/console/ethernet */
42/*
43 * Hardware drivers
44 */
45
46/*
47 * select serial console configuration
48 */
49#define CONFIG_FFUART 1 /* we use FFUART */
50
51/* allow to overwrite serial and ethaddr */
52#define CONFIG_ENV_OVERWRITE
53
54#define CONFIG_BAUDRATE 19200
wdenk993cad92003-06-26 22:04:09 +000055#undef CONFIG_MISC_INIT_R /* FIXME: misc_init_r() missing */
wdenk52f52c12003-06-19 23:04:19 +000056
Jon Loeliger9bbb1c02007-07-04 22:32:57 -050057
58/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050059 * BOOTP options
60 */
61#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
65
66
67/*
Jon Loeliger9bbb1c02007-07-04 22:32:57 -050068 * Command line configuration.
69 */
70#define CONFIG_CMD_ASKENV
71#define CONFIG_CMD_ECHO
Mike Frysingerbdab39d2009-01-28 19:08:14 -050072#define CONFIG_CMD_SAVEENV
Jon Loeliger9bbb1c02007-07-04 22:32:57 -050073#define CONFIG_CMD_FLASH
74#define CONFIG_CMD_MEMORY
75#define CONFIG_CMD_RUN
76
wdenk52f52c12003-06-19 23:04:19 +000077
78#define CONFIG_BOOTDELAY 3
79/* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */
80#define CONFIG_BOOTARGS "console=ttyS0,19200"
81#define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
82#define CONFIG_NETMASK 255.255.255.0
83#define CONFIG_IPADDR 192.168.1.56
84#define CONFIG_SERVERIP 192.168.1.2
85#define CONFIG_BOOTCOMMAND "bootm 0x40000"
86#define CONFIG_SHOW_BOOT_PROGRESS
87
88#define CONFIG_CMDLINE_TAG 1
89
90/*
91 * Miscellaneous configurable options
92 */
93
94/*
95 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
96 * used for the RAM copy of the uboot code
97 *
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_MALLOC_LEN (256*1024)
wdenk52f52c12003-06-19 23:04:19 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_LONGHELP /* undef to save memory */
102#define CONFIG_SYS_PROMPT "uboot> " /* Monitor Command Prompt */
103#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
104#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
105#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
106#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk52f52c12003-06-19 23:04:19 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_MEMTEST_START 0x08000000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x0800ffff /* 64 KiB */
wdenk52f52c12003-06-19 23:04:19 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_LOAD_ADDR 0x08000000 /* load kernel to this address */
wdenk52f52c12003-06-19 23:04:19 +0000112
Micha Kalfon94a33122009-02-11 19:50:11 +0200113#define CONFIG_SYS_HZ 1000
wdenk52f52c12003-06-19 23:04:19 +0000114 /* RS: the oscillator is actually 3680130?? */
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
wdenk52f52c12003-06-19 23:04:19 +0000117 /* 0101000001 */
118 /* ^^^^^ Memory Speed 99.53 MHz */
119 /* ^^ Run Mode Speed = 2x Mem Speed */
120 /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128 KiB */
wdenk52f52c12003-06-19 23:04:19 +0000123
wdenk8bde7f72003-06-27 21:31:46 +0000124 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk52f52c12003-06-19 23:04:19 +0000126
127/*
128 * SMSC91C111 Network Card
129 */
wdenk993cad92003-06-26 22:04:09 +0000130#if 0
131#define CONFIG_DRIVER_SMC91111 1
132#define CONFIG_SMC91111_BASE 0x10000000 /* chip select 4 */
133#undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */
134#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
135#undef CONFIG_SHOW_ACTIVITY
136#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
137#endif
wdenk52f52c12003-06-19 23:04:19 +0000138
139/*
140 * Stack sizes
141 *
142 * The stack sizes are set up in start.S using the settings below
143 */
144#define CONFIG_STACKSIZE (128*1024) /* regular stack */
145#ifdef CONFIG_USE_IRQ
146#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
147#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
148#endif
149
150/*
151 * Physical Memory Map
152 */
153#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of RAM */
154#define PHYS_SDRAM_1 0x08000000 /* SRAM Bank #1 */
155#define PHYS_SDRAM_1_SIZE (4*1024*1024) /* 4 MB */
156
157#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
158#define PHYS_FLASH_2 0x01000000 /* Flash Bank #2 */
159#define PHYS_FLASH_SIZE (32*1024*1024) /* 32 MB */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1 /* RAM starts here */
162#define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
wdenk52f52c12003-06-19 23:04:19 +0000163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenk52f52c12003-06-19 23:04:19 +0000165
166
167/*
168 * GPIO settings
169 *
170 * GP?? == FOOBAR is 0/1
171 */
172
173#define _BIT0 0x00000001
174#define _BIT1 0x00000002
175#define _BIT2 0x00000004
176#define _BIT3 0x00000008
177
178#define _BIT4 0x00000010
179#define _BIT5 0x00000020
180#define _BIT6 0x00000040
181#define _BIT7 0x00000080
182
183#define _BIT8 0x00000100
184#define _BIT9 0x00000200
185#define _BIT10 0x00000400
186#define _BIT11 0x00000800
187
188#define _BIT12 0x00001000
189#define _BIT13 0x00002000
190#define _BIT14 0x00004000
191#define _BIT15 0x00008000
192
193#define _BIT16 0x00010000
194#define _BIT17 0x00020000
195#define _BIT18 0x00040000
196#define _BIT19 0x00080000
197
198#define _BIT20 0x00100000
199#define _BIT21 0x00200000
200#define _BIT22 0x00400000
201#define _BIT23 0x00800000
202
203#define _BIT24 0x01000000
204#define _BIT25 0x02000000
205#define _BIT26 0x04000000
206#define _BIT27 0x08000000
207
208#define _BIT28 0x10000000
209#define _BIT29 0x20000000
210#define _BIT30 0x40000000
211#define _BIT31 0x80000000
212
213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_LED_A_BIT (_BIT18)
215#define CONFIG_SYS_LED_A_SR GPSR0
216#define CONFIG_SYS_LED_A_CR GPCR0
wdenk52f52c12003-06-19 23:04:19 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_LED_B_BIT (_BIT16)
219#define CONFIG_SYS_LED_B_SR GPSR1
220#define CONFIG_SYS_LED_B_CR GPCR1
wdenk52f52c12003-06-19 23:04:19 +0000221
222
223/* LED A: off, LED B: off */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_GPSR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT18)
225#define CONFIG_SYS_GPSR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
226#define CONFIG_SYS_GPSR2_VAL (_BIT14+_BIT15+_BIT16)
wdenk52f52c12003-06-19 23:04:19 +0000227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_GPCR0_VAL 0x00000000
229#define CONFIG_SYS_GPCR1_VAL 0x00000000
230#define CONFIG_SYS_GPCR2_VAL 0x00000000
wdenk52f52c12003-06-19 23:04:19 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_GPDR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT17+_BIT18)
233#define CONFIG_SYS_GPDR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
234#define CONFIG_SYS_GPDR2_VAL (_BIT14+_BIT15+_BIT16)
wdenk52f52c12003-06-19 23:04:19 +0000235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_GAFR0_L_VAL (_BIT22+_BIT24+_BIT31)
237#define CONFIG_SYS_GAFR0_U_VAL (_BIT15+_BIT17+_BIT19+\
wdenk8bde7f72003-06-27 21:31:46 +0000238 _BIT20+_BIT22+_BIT24+_BIT26+_BIT29+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_GAFR1_L_VAL (_BIT3+_BIT4+_BIT6+_BIT8+_BIT10+_BIT12+_BIT15+_BIT17+_BIT19+\
wdenk8bde7f72003-06-27 21:31:46 +0000240 _BIT20+_BIT23+_BIT24+_BIT27+_BIT28+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_GAFR1_U_VAL (_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
242#define CONFIG_SYS_GAFR2_L_VAL (_BIT1+_BIT3+_BIT5+_BIT7+_BIT9+_BIT11+_BIT13+_BIT15+_BIT17+\
wdenk8bde7f72003-06-27 21:31:46 +0000243 _BIT19+_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_GAFR2_U_VAL (_BIT1)
wdenk52f52c12003-06-19 23:04:19 +0000245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PSSR_VAL (0x20)
wdenk52f52c12003-06-19 23:04:19 +0000247
248/*
249 * Memory settings
250 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_MSC0_VAL 0x123c2980
252#define CONFIG_SYS_MSC1_VAL 0x123c2661
253#define CONFIG_SYS_MSC2_VAL 0x7ff87ff8
wdenk52f52c12003-06-19 23:04:19 +0000254
255
256/* no sdram/pcmcia here */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_MDCNFG_VAL 0x00000000
258#define CONFIG_SYS_MDREFR_VAL 0x00000000
259#define CONFIG_SYS_MDREFR_VAL_100 0x00000000
260#define CONFIG_SYS_MDMRS_VAL 0x00000000
wdenk52f52c12003-06-19 23:04:19 +0000261
262/* only SRAM */
263#define SXCNFG_SETTINGS 0x00000000
264
265/*
266 * PCMCIA and CF Interfaces
267 */
268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_MECR_VAL 0x00000000
270#define CONFIG_SYS_MCMEM0_VAL 0x00010504
271#define CONFIG_SYS_MCMEM1_VAL 0x00010504
272#define CONFIG_SYS_MCATT0_VAL 0x00010504
273#define CONFIG_SYS_MCATT1_VAL 0x00010504
274#define CONFIG_SYS_MCIO0_VAL 0x00004715
275#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenk52f52c12003-06-19 23:04:19 +0000276
277
278/*
279 * FLASH and environment organization
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
282#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenk52f52c12003-06-19 23:04:19 +0000283
284/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
286#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk52f52c12003-06-19 23:04:19 +0000287
288/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200289#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200290#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
291#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk52f52c12003-06-19 23:04:19 +0000292
293#endif /* __CONFIG_H */