wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de. |
| 4 | * |
| 5 | * Configuration for the Logotronic DL board. |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | /* |
| 27 | * include/configs/logodl.h - configuration options, board specific |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /* |
| 34 | * If we are developing, we might want to start U-Boot from ram |
| 35 | * so we MUST NOT initialize critical regs like mem-timing ... |
| 36 | */ |
| 37 | #define CONFIG_INIT_CRITICAL /* undef for developing */ |
| 38 | |
| 39 | /* |
| 40 | * High Level Configuration Options |
| 41 | * (easy to change) |
| 42 | */ |
| 43 | #define CONFIG_PXA250 1 /* This is an PXA250 CPU */ |
| 44 | #define CONFIG_GEALOG 1 /* on a Logotronic GEALOG SG board */ |
| 45 | |
| 46 | #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ |
| 47 | /* for timer/console/ethernet */ |
| 48 | /* |
| 49 | * Hardware drivers |
| 50 | */ |
| 51 | |
| 52 | /* |
| 53 | * select serial console configuration |
| 54 | */ |
| 55 | #define CONFIG_FFUART 1 /* we use FFUART */ |
| 56 | |
| 57 | /* allow to overwrite serial and ethaddr */ |
| 58 | #define CONFIG_ENV_OVERWRITE |
| 59 | |
| 60 | #define CONFIG_BAUDRATE 19200 |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 61 | #undef CONFIG_MISC_INIT_R /* FIXME: misc_init_r() missing */ |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 62 | |
| 63 | #define CONFIG_COMMANDS (CFG_CMD_FLASH|CFG_CMD_MEMORY|CFG_CMD_ENV|CFG_CMD_RUN|CFG_CMD_ASKENV|CFG_CMD_ECHO) |
| 64 | /* CONFIG_CMD_DFL|CFG_CMD_I2C|CFG_CMD_EEPROM|CFG_CMD_NET|CFG_CMD_JFFS2|CFG_CMD_DHCP) */ |
| 65 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 66 | #include <cmd_confdefs.h> |
| 67 | |
| 68 | #define CONFIG_BOOTDELAY 3 |
| 69 | /* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */ |
| 70 | #define CONFIG_BOOTARGS "console=ttyS0,19200" |
| 71 | #define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF |
| 72 | #define CONFIG_NETMASK 255.255.255.0 |
| 73 | #define CONFIG_IPADDR 192.168.1.56 |
| 74 | #define CONFIG_SERVERIP 192.168.1.2 |
| 75 | #define CONFIG_BOOTCOMMAND "bootm 0x40000" |
| 76 | #define CONFIG_SHOW_BOOT_PROGRESS |
| 77 | |
| 78 | #define CONFIG_CMDLINE_TAG 1 |
| 79 | |
| 80 | /* |
| 81 | * Miscellaneous configurable options |
| 82 | */ |
| 83 | |
| 84 | /* |
| 85 | * Size of malloc() pool; this lives below the uppermost 128 KiB which are |
| 86 | * used for the RAM copy of the uboot code |
| 87 | * |
| 88 | */ |
| 89 | #define CFG_MALLOC_LEN (256*1024) |
| 90 | |
| 91 | #define CFG_LONGHELP /* undef to save memory */ |
| 92 | #define CFG_PROMPT "uboot> " /* Monitor Command Prompt */ |
| 93 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 94 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 95 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 96 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 97 | |
| 98 | #define CFG_MEMTEST_START 0x08000000 /* memtest works on */ |
| 99 | #define CFG_MEMTEST_END 0x0800ffff /* 64 KiB */ |
| 100 | |
| 101 | #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */ |
| 102 | |
| 103 | #define CFG_LOAD_ADDR 0x08000000 /* load kernel to this address */ |
| 104 | |
| 105 | #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */ |
| 106 | /* RS: the oscillator is actually 3680130?? */ |
| 107 | |
| 108 | #define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */ |
| 109 | /* 0101000001 */ |
| 110 | /* ^^^^^ Memory Speed 99.53 MHz */ |
| 111 | /* ^^ Run Mode Speed = 2x Mem Speed */ |
| 112 | /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */ |
| 113 | |
| 114 | #define CFG_MONITOR_LEN 0x20000 /* 128 KiB */ |
| 115 | |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 116 | /* valid baudrates */ |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 117 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 118 | |
| 119 | /* |
| 120 | * SMSC91C111 Network Card |
| 121 | */ |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 122 | #if 0 |
| 123 | #define CONFIG_DRIVER_SMC91111 1 |
| 124 | #define CONFIG_SMC91111_BASE 0x10000000 /* chip select 4 */ |
| 125 | #undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */ |
| 126 | #undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */ |
| 127 | #undef CONFIG_SHOW_ACTIVITY |
| 128 | #define CONFIG_NET_RETRY_COUNT 10 /* # of retries */ |
| 129 | #endif |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * Stack sizes |
| 133 | * |
| 134 | * The stack sizes are set up in start.S using the settings below |
| 135 | */ |
| 136 | #define CONFIG_STACKSIZE (128*1024) /* regular stack */ |
| 137 | #ifdef CONFIG_USE_IRQ |
| 138 | #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ |
| 139 | #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ |
| 140 | #endif |
| 141 | |
| 142 | /* |
| 143 | * Physical Memory Map |
| 144 | */ |
| 145 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of RAM */ |
| 146 | #define PHYS_SDRAM_1 0x08000000 /* SRAM Bank #1 */ |
| 147 | #define PHYS_SDRAM_1_SIZE (4*1024*1024) /* 4 MB */ |
| 148 | |
| 149 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
| 150 | #define PHYS_FLASH_2 0x01000000 /* Flash Bank #2 */ |
| 151 | #define PHYS_FLASH_SIZE (32*1024*1024) /* 32 MB */ |
| 152 | |
| 153 | #define CFG_DRAM_BASE PHYS_SDRAM_1 /* RAM starts here */ |
| 154 | #define CFG_DRAM_SIZE PHYS_SDRAM_1_SIZE |
| 155 | |
| 156 | #define CFG_FLASH_BASE PHYS_FLASH_1 |
| 157 | |
| 158 | |
| 159 | /* |
| 160 | * GPIO settings |
| 161 | * |
| 162 | * GP?? == FOOBAR is 0/1 |
| 163 | */ |
| 164 | |
| 165 | #define _BIT0 0x00000001 |
| 166 | #define _BIT1 0x00000002 |
| 167 | #define _BIT2 0x00000004 |
| 168 | #define _BIT3 0x00000008 |
| 169 | |
| 170 | #define _BIT4 0x00000010 |
| 171 | #define _BIT5 0x00000020 |
| 172 | #define _BIT6 0x00000040 |
| 173 | #define _BIT7 0x00000080 |
| 174 | |
| 175 | #define _BIT8 0x00000100 |
| 176 | #define _BIT9 0x00000200 |
| 177 | #define _BIT10 0x00000400 |
| 178 | #define _BIT11 0x00000800 |
| 179 | |
| 180 | #define _BIT12 0x00001000 |
| 181 | #define _BIT13 0x00002000 |
| 182 | #define _BIT14 0x00004000 |
| 183 | #define _BIT15 0x00008000 |
| 184 | |
| 185 | #define _BIT16 0x00010000 |
| 186 | #define _BIT17 0x00020000 |
| 187 | #define _BIT18 0x00040000 |
| 188 | #define _BIT19 0x00080000 |
| 189 | |
| 190 | #define _BIT20 0x00100000 |
| 191 | #define _BIT21 0x00200000 |
| 192 | #define _BIT22 0x00400000 |
| 193 | #define _BIT23 0x00800000 |
| 194 | |
| 195 | #define _BIT24 0x01000000 |
| 196 | #define _BIT25 0x02000000 |
| 197 | #define _BIT26 0x04000000 |
| 198 | #define _BIT27 0x08000000 |
| 199 | |
| 200 | #define _BIT28 0x10000000 |
| 201 | #define _BIT29 0x20000000 |
| 202 | #define _BIT30 0x40000000 |
| 203 | #define _BIT31 0x80000000 |
| 204 | |
| 205 | |
| 206 | #define CFG_LED_A_BIT (_BIT18) |
| 207 | #define CFG_LED_A_SR GPSR0 |
| 208 | #define CFG_LED_A_CR GPCR0 |
| 209 | |
| 210 | #define CFG_LED_B_BIT (_BIT16) |
| 211 | #define CFG_LED_B_SR GPSR1 |
| 212 | #define CFG_LED_B_CR GPCR1 |
| 213 | |
| 214 | |
| 215 | /* LED A: off, LED B: off */ |
| 216 | #define CFG_GPSR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT18) |
| 217 | #define CFG_GPSR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13) |
| 218 | #define CFG_GPSR2_VAL (_BIT14+_BIT15+_BIT16) |
| 219 | |
| 220 | #define CFG_GPCR0_VAL 0x00000000 |
| 221 | #define CFG_GPCR1_VAL 0x00000000 |
| 222 | #define CFG_GPCR2_VAL 0x00000000 |
| 223 | |
| 224 | #define CFG_GPDR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT17+_BIT18) |
| 225 | #define CFG_GPDR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13) |
| 226 | #define CFG_GPDR2_VAL (_BIT14+_BIT15+_BIT16) |
| 227 | |
| 228 | #define CFG_GAFR0_L_VAL (_BIT22+_BIT24+_BIT31) |
| 229 | #define CFG_GAFR0_U_VAL (_BIT15+_BIT17+_BIT19+\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 230 | _BIT20+_BIT22+_BIT24+_BIT26+_BIT29+_BIT31) |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 231 | #define CFG_GAFR1_L_VAL (_BIT3+_BIT4+_BIT6+_BIT8+_BIT10+_BIT12+_BIT15+_BIT17+_BIT19+\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 232 | _BIT20+_BIT23+_BIT24+_BIT27+_BIT28+_BIT31) |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 233 | #define CFG_GAFR1_U_VAL (_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31) |
| 234 | #define CFG_GAFR2_L_VAL (_BIT1+_BIT3+_BIT5+_BIT7+_BIT9+_BIT11+_BIT13+_BIT15+_BIT17+\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 235 | _BIT19+_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31) |
wdenk | 52f52c1 | 2003-06-19 23:04:19 +0000 | [diff] [blame] | 236 | #define CFG_GAFR2_U_VAL (_BIT1) |
| 237 | |
| 238 | #define CFG_PSSR_VAL (0x20) |
| 239 | |
| 240 | /* |
| 241 | * Memory settings |
| 242 | */ |
| 243 | #define CFG_MSC0_VAL 0x123c2980 |
| 244 | #define CFG_MSC1_VAL 0x123c2661 |
| 245 | #define CFG_MSC2_VAL 0x7ff87ff8 |
| 246 | |
| 247 | |
| 248 | /* no sdram/pcmcia here */ |
| 249 | #define CFG_MDCNFG_VAL 0x00000000 |
| 250 | #define CFG_MDREFR_VAL 0x00000000 |
| 251 | #define CFG_MDREFR_VAL_100 0x00000000 |
| 252 | #define CFG_MDMRS_VAL 0x00000000 |
| 253 | |
| 254 | /* only SRAM */ |
| 255 | #define SXCNFG_SETTINGS 0x00000000 |
| 256 | |
| 257 | /* |
| 258 | * PCMCIA and CF Interfaces |
| 259 | */ |
| 260 | |
| 261 | #define CFG_MECR_VAL 0x00000000 |
| 262 | #define CFG_MCMEM0_VAL 0x00010504 |
| 263 | #define CFG_MCMEM1_VAL 0x00010504 |
| 264 | #define CFG_MCATT0_VAL 0x00010504 |
| 265 | #define CFG_MCATT1_VAL 0x00010504 |
| 266 | #define CFG_MCIO0_VAL 0x00004715 |
| 267 | #define CFG_MCIO1_VAL 0x00004715 |
| 268 | |
| 269 | |
| 270 | /* |
| 271 | * FLASH and environment organization |
| 272 | */ |
| 273 | #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 274 | #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 275 | |
| 276 | /* timeout values are in ticks */ |
| 277 | #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */ |
| 278 | #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */ |
| 279 | |
| 280 | /* FIXME */ |
| 281 | #define CFG_ENV_IS_IN_FLASH 1 |
| 282 | #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */ |
| 283 | #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
| 284 | |
| 285 | #endif /* __CONFIG_H */ |