blob: 700ab25d4678ee3fee668f5424656478bca3dd42 [file] [log] [blame]
Simon Glass00f37322015-04-14 21:03:40 -06001/*
2 * Copyright (c) 2011-2013, NVIDIA Corporation.
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7#include <common.h>
Simon Glassd7659212016-01-30 16:37:50 -07008#include <dm.h>
Simon Glass00f37322015-04-14 21:03:40 -06009#include <errno.h>
Simon Glass00f37322015-04-14 21:03:40 -060010#include <malloc.h>
Simon Glassd7659212016-01-30 16:37:50 -070011#include <panel.h>
Simon Glass079ff3b2017-07-25 08:30:01 -060012#include <syscon.h>
Simon Glassd7659212016-01-30 16:37:50 -070013#include <video_bridge.h>
Simon Glass00f37322015-04-14 21:03:40 -060014#include <asm/io.h>
15#include <asm/arch/clock.h>
16#include <asm/arch-tegra/dc.h>
17#include "displayport.h"
18#include "sor.h"
19
20DECLARE_GLOBAL_DATA_PTR;
21
22#define DEBUG_SOR 0
23
24#define APBDEV_PMC_DPD_SAMPLE 0x20
25#define APBDEV_PMC_DPD_SAMPLE_ON_DISABLE 0
26#define APBDEV_PMC_DPD_SAMPLE_ON_ENABLE 1
27#define APBDEV_PMC_SEL_DPD_TIM 0x1c8
28#define APBDEV_PMC_SEL_DPD_TIM_SEL_DPD_TIM_DEFAULT 0x7f
29#define APBDEV_PMC_IO_DPD2_REQ 0x1c0
30#define APBDEV_PMC_IO_DPD2_REQ_LVDS_SHIFT 25
31#define APBDEV_PMC_IO_DPD2_REQ_LVDS_OFF (0 << 25)
32#define APBDEV_PMC_IO_DPD2_REQ_LVDS_ON (1 << 25)
33#define APBDEV_PMC_IO_DPD2_REQ_CODE_SHIFT 30
34#define APBDEV_PMC_IO_DPD2_REQ_CODE_DEFAULT_MASK (0x3 << 30)
35#define APBDEV_PMC_IO_DPD2_REQ_CODE_IDLE (0 << 30)
36#define APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_OFF (1 << 30)
37#define APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_ON (2 << 30)
38#define APBDEV_PMC_IO_DPD2_STATUS 0x1c4
39#define APBDEV_PMC_IO_DPD2_STATUS_LVDS_SHIFT 25
40#define APBDEV_PMC_IO_DPD2_STATUS_LVDS_OFF (0 << 25)
41#define APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON (1 << 25)
42
Simon Glassd7659212016-01-30 16:37:50 -070043struct tegra_dc_sor_data {
44 void *base;
45 void *pmc_base;
46 u8 portnum; /* 0 or 1 */
47 int power_is_up;
48 struct udevice *panel;
49};
50
Simon Glass00f37322015-04-14 21:03:40 -060051static inline u32 tegra_sor_readl(struct tegra_dc_sor_data *sor, u32 reg)
52{
53 return readl((u32 *)sor->base + reg);
54}
55
56static inline void tegra_sor_writel(struct tegra_dc_sor_data *sor, u32 reg,
57 u32 val)
58{
59 writel(val, (u32 *)sor->base + reg);
60}
61
62static inline void tegra_sor_write_field(struct tegra_dc_sor_data *sor,
63 u32 reg, u32 mask, u32 val)
64{
65 u32 reg_val = tegra_sor_readl(sor, reg);
66 reg_val &= ~mask;
67 reg_val |= val;
68 tegra_sor_writel(sor, reg, reg_val);
69}
70
Simon Glassd7659212016-01-30 16:37:50 -070071void tegra_dp_disable_tx_pu(struct udevice *dev)
Simon Glassdedc44b2015-04-14 21:03:44 -060072{
Simon Glassd7659212016-01-30 16:37:50 -070073 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
74
Simon Glassdedc44b2015-04-14 21:03:44 -060075 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
76 DP_PADCTL_TX_PU_MASK, DP_PADCTL_TX_PU_DISABLE);
77}
78
Simon Glassd7659212016-01-30 16:37:50 -070079void tegra_dp_set_pe_vs_pc(struct udevice *dev, u32 mask, u32 pe_reg,
Simon Glassdedc44b2015-04-14 21:03:44 -060080 u32 vs_reg, u32 pc_reg, u8 pc_supported)
81{
Simon Glassd7659212016-01-30 16:37:50 -070082 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
83
Simon Glassdedc44b2015-04-14 21:03:44 -060084 tegra_sor_write_field(sor, PR(sor->portnum), mask, pe_reg);
85 tegra_sor_write_field(sor, DC(sor->portnum), mask, vs_reg);
86 if (pc_supported) {
87 tegra_sor_write_field(sor, POSTCURSOR(sor->portnum), mask,
88 pc_reg);
89 }
90}
91
Simon Glass00f37322015-04-14 21:03:40 -060092static int tegra_dc_sor_poll_register(struct tegra_dc_sor_data *sor, u32 reg,
93 u32 mask, u32 exp_val,
94 int poll_interval_us, int timeout_ms)
95{
96 u32 reg_val = 0;
97 ulong start;
98
99 start = get_timer(0);
100 do {
101 reg_val = tegra_sor_readl(sor, reg);
102 if (((reg_val & mask) == exp_val))
103 return 0;
104 udelay(poll_interval_us);
105 } while (get_timer(start) < timeout_ms);
106
107 debug("sor_poll_register 0x%x: timeout, (reg_val)0x%08x & (mask)0x%08x != (exp_val)0x%08x\n",
108 reg, reg_val, mask, exp_val);
109
110 return -ETIMEDOUT;
111}
112
Simon Glassd7659212016-01-30 16:37:50 -0700113int tegra_dc_sor_set_power_state(struct udevice *dev, int pu_pd)
Simon Glass00f37322015-04-14 21:03:40 -0600114{
Simon Glassd7659212016-01-30 16:37:50 -0700115 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600116 u32 reg_val;
117 u32 orig_val;
118
119 orig_val = tegra_sor_readl(sor, PWR);
120
121 reg_val = pu_pd ? PWR_NORMAL_STATE_PU :
122 PWR_NORMAL_STATE_PD; /* normal state only */
123
124 if (reg_val == orig_val)
125 return 0; /* No update needed */
126
127 reg_val |= PWR_SETTING_NEW_TRIGGER;
128 tegra_sor_writel(sor, PWR, reg_val);
129
130 /* Poll to confirm it is done */
131 if (tegra_dc_sor_poll_register(sor, PWR,
132 PWR_SETTING_NEW_DEFAULT_MASK,
133 PWR_SETTING_NEW_DONE,
134 100, TEGRA_SOR_TIMEOUT_MS)) {
135 debug("dc timeout waiting for SOR_PWR = NEW_DONE\n");
136 return -EFAULT;
137 }
138
139 return 0;
140}
141
Simon Glassd7659212016-01-30 16:37:50 -0700142void tegra_dc_sor_set_dp_linkctl(struct udevice *dev, int ena,
Simon Glass00f37322015-04-14 21:03:40 -0600143 u8 training_pattern,
144 const struct tegra_dp_link_config *link_cfg)
145{
Simon Glassd7659212016-01-30 16:37:50 -0700146 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600147 u32 reg_val;
148
149 reg_val = tegra_sor_readl(sor, DP_LINKCTL(sor->portnum));
150
151 if (ena)
152 reg_val |= DP_LINKCTL_ENABLE_YES;
153 else
154 reg_val &= DP_LINKCTL_ENABLE_NO;
155
156 reg_val &= ~DP_LINKCTL_TUSIZE_MASK;
157 reg_val |= (link_cfg->tu_size << DP_LINKCTL_TUSIZE_SHIFT);
158
159 if (link_cfg->enhanced_framing)
160 reg_val |= DP_LINKCTL_ENHANCEDFRAME_ENABLE;
161
162 tegra_sor_writel(sor, DP_LINKCTL(sor->portnum), reg_val);
163
164 switch (training_pattern) {
165 case training_pattern_1:
166 tegra_sor_writel(sor, DP_TPG, 0x41414141);
167 break;
168 case training_pattern_2:
169 case training_pattern_3:
170 reg_val = (link_cfg->link_bw == SOR_LINK_SPEED_G5_4) ?
171 0x43434343 : 0x42424242;
172 tegra_sor_writel(sor, DP_TPG, reg_val);
173 break;
174 default:
175 tegra_sor_writel(sor, DP_TPG, 0x50505050);
176 break;
177 }
178}
179
180static int tegra_dc_sor_enable_lane_sequencer(struct tegra_dc_sor_data *sor,
181 int pu, int is_lvds)
182{
183 u32 reg_val;
184
185 /* SOR lane sequencer */
186 if (pu) {
187 reg_val = LANE_SEQ_CTL_SETTING_NEW_TRIGGER |
188 LANE_SEQ_CTL_SEQUENCE_DOWN |
189 LANE_SEQ_CTL_NEW_POWER_STATE_PU;
190 } else {
191 reg_val = LANE_SEQ_CTL_SETTING_NEW_TRIGGER |
192 LANE_SEQ_CTL_SEQUENCE_UP |
193 LANE_SEQ_CTL_NEW_POWER_STATE_PD;
194 }
195
196 if (is_lvds)
197 reg_val |= 15 << LANE_SEQ_CTL_DELAY_SHIFT;
198 else
199 reg_val |= 1 << LANE_SEQ_CTL_DELAY_SHIFT;
200
201 tegra_sor_writel(sor, LANE_SEQ_CTL, reg_val);
202
203 if (tegra_dc_sor_poll_register(sor, LANE_SEQ_CTL,
204 LANE_SEQ_CTL_SETTING_MASK,
205 LANE_SEQ_CTL_SETTING_NEW_DONE,
206 100, TEGRA_SOR_TIMEOUT_MS)) {
207 debug("dp: timeout while waiting for SOR lane sequencer to power down lanes\n");
208 return -1;
209 }
210
211 return 0;
212}
213
Simon Glassd7659212016-01-30 16:37:50 -0700214static int tegra_dc_sor_power_dplanes(struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600215 u32 lane_count, int pu)
216{
Simon Glassd7659212016-01-30 16:37:50 -0700217 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600218 u32 reg_val;
219
220 reg_val = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
221
222 if (pu) {
223 switch (lane_count) {
224 case 4:
225 reg_val |= (DP_PADCTL_PD_TXD_3_NO |
226 DP_PADCTL_PD_TXD_2_NO);
227 /* fall through */
228 case 2:
229 reg_val |= DP_PADCTL_PD_TXD_1_NO;
230 case 1:
231 reg_val |= DP_PADCTL_PD_TXD_0_NO;
232 break;
233 default:
234 debug("dp: invalid lane number %d\n", lane_count);
235 return -1;
236 }
237
238 tegra_sor_writel(sor, DP_PADCTL(sor->portnum), reg_val);
Simon Glassd7659212016-01-30 16:37:50 -0700239 tegra_dc_sor_set_lane_count(dev, lane_count);
Simon Glass00f37322015-04-14 21:03:40 -0600240 }
241
242 return tegra_dc_sor_enable_lane_sequencer(sor, pu, 0);
243}
244
Simon Glassd7659212016-01-30 16:37:50 -0700245void tegra_dc_sor_set_panel_power(struct udevice *dev, int power_up)
Simon Glass00f37322015-04-14 21:03:40 -0600246{
Simon Glassd7659212016-01-30 16:37:50 -0700247 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600248 u32 reg_val;
249
250 reg_val = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
251
252 if (power_up)
253 reg_val |= DP_PADCTL_PAD_CAL_PD_POWERUP;
254 else
255 reg_val &= ~DP_PADCTL_PAD_CAL_PD_POWERUP;
256
257 tegra_sor_writel(sor, DP_PADCTL(sor->portnum), reg_val);
258}
259
260static void tegra_dc_sor_config_pwm(struct tegra_dc_sor_data *sor, u32 pwm_div,
261 u32 pwm_dutycycle)
262{
263 tegra_sor_writel(sor, PWM_DIV, pwm_div);
264 tegra_sor_writel(sor, PWM_CTL,
265 (pwm_dutycycle & PWM_CTL_DUTY_CYCLE_MASK) |
266 PWM_CTL_SETTING_NEW_TRIGGER);
267
268 if (tegra_dc_sor_poll_register(sor, PWM_CTL,
269 PWM_CTL_SETTING_NEW_SHIFT,
270 PWM_CTL_SETTING_NEW_DONE,
271 100, TEGRA_SOR_TIMEOUT_MS)) {
272 debug("dp: timeout while waiting for SOR PWM setting\n");
273 }
274}
275
Simon Glassd7659212016-01-30 16:37:50 -0700276static void tegra_dc_sor_set_dp_mode(struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600277 const struct tegra_dp_link_config *link_cfg)
278{
Simon Glassd7659212016-01-30 16:37:50 -0700279 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600280 u32 reg_val;
281
Simon Glassd7659212016-01-30 16:37:50 -0700282 tegra_dc_sor_set_link_bandwidth(dev, link_cfg->link_bw);
Simon Glass00f37322015-04-14 21:03:40 -0600283
Simon Glassd7659212016-01-30 16:37:50 -0700284 tegra_dc_sor_set_dp_linkctl(dev, 1, training_pattern_none, link_cfg);
Simon Glass00f37322015-04-14 21:03:40 -0600285 reg_val = tegra_sor_readl(sor, DP_CONFIG(sor->portnum));
286 reg_val &= ~DP_CONFIG_WATERMARK_MASK;
287 reg_val |= link_cfg->watermark;
288 reg_val &= ~DP_CONFIG_ACTIVESYM_COUNT_MASK;
289 reg_val |= (link_cfg->active_count <<
290 DP_CONFIG_ACTIVESYM_COUNT_SHIFT);
291 reg_val &= ~DP_CONFIG_ACTIVESYM_FRAC_MASK;
292 reg_val |= (link_cfg->active_frac <<
293 DP_CONFIG_ACTIVESYM_FRAC_SHIFT);
294 if (link_cfg->activepolarity)
295 reg_val |= DP_CONFIG_ACTIVESYM_POLARITY_POSITIVE;
296 else
297 reg_val &= ~DP_CONFIG_ACTIVESYM_POLARITY_POSITIVE;
298 reg_val |= (DP_CONFIG_ACTIVESYM_CNTL_ENABLE |
299 DP_CONFIG_RD_RESET_VAL_NEGATIVE);
300
301 tegra_sor_writel(sor, DP_CONFIG(sor->portnum), reg_val);
302
303 /* program h/vblank sym */
304 tegra_sor_write_field(sor, DP_AUDIO_HBLANK_SYMBOLS,
305 DP_AUDIO_HBLANK_SYMBOLS_MASK,
306 link_cfg->hblank_sym);
307
308 tegra_sor_write_field(sor, DP_AUDIO_VBLANK_SYMBOLS,
309 DP_AUDIO_VBLANK_SYMBOLS_MASK,
310 link_cfg->vblank_sym);
311}
312
313static inline void tegra_dc_sor_super_update(struct tegra_dc_sor_data *sor)
314{
315 tegra_sor_writel(sor, SUPER_STATE0, 0);
316 tegra_sor_writel(sor, SUPER_STATE0, 1);
317 tegra_sor_writel(sor, SUPER_STATE0, 0);
318}
319
320static inline void tegra_dc_sor_update(struct tegra_dc_sor_data *sor)
321{
322 tegra_sor_writel(sor, STATE0, 0);
323 tegra_sor_writel(sor, STATE0, 1);
324 tegra_sor_writel(sor, STATE0, 0);
325}
326
327static int tegra_dc_sor_io_set_dpd(struct tegra_dc_sor_data *sor, int up)
328{
329 u32 reg_val;
330 void *pmc_base = sor->pmc_base;
331
332 if (up) {
333 writel(APBDEV_PMC_DPD_SAMPLE_ON_ENABLE,
334 pmc_base + APBDEV_PMC_DPD_SAMPLE);
335 writel(10, pmc_base + APBDEV_PMC_SEL_DPD_TIM);
336 }
337
338 reg_val = readl(pmc_base + APBDEV_PMC_IO_DPD2_REQ);
339 reg_val &= ~(APBDEV_PMC_IO_DPD2_REQ_LVDS_ON ||
340 APBDEV_PMC_IO_DPD2_REQ_CODE_DEFAULT_MASK);
341
342 reg_val = up ? APBDEV_PMC_IO_DPD2_REQ_LVDS_ON |
343 APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_OFF :
344 APBDEV_PMC_IO_DPD2_REQ_LVDS_OFF |
345 APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_ON;
346
347 writel(reg_val, pmc_base + APBDEV_PMC_IO_DPD2_REQ);
348
349 /* Polling */
350 u32 temp = 10 * 1000;
351 do {
352 udelay(20);
353 reg_val = readl(pmc_base + APBDEV_PMC_IO_DPD2_STATUS);
354 if (temp > 20)
355 temp -= 20;
356 else
357 break;
358 } while ((reg_val & APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON) != 0);
359
360 if ((reg_val & APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON) != 0) {
361 debug("PMC_IO_DPD2 polling failed (0x%x)\n", reg_val);
362 return -EIO;
363 }
364
365 if (up) {
366 writel(APBDEV_PMC_DPD_SAMPLE_ON_DISABLE,
367 pmc_base + APBDEV_PMC_DPD_SAMPLE);
368 }
369
370 return 0;
371}
372
Simon Glassd7659212016-01-30 16:37:50 -0700373void tegra_dc_sor_set_internal_panel(struct udevice *dev, int is_int)
Simon Glass00f37322015-04-14 21:03:40 -0600374{
Simon Glassd7659212016-01-30 16:37:50 -0700375 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600376 u32 reg_val;
377
378 reg_val = tegra_sor_readl(sor, DP_SPARE(sor->portnum));
379 if (is_int)
380 reg_val |= DP_SPARE_PANEL_INTERNAL;
381 else
382 reg_val &= ~DP_SPARE_PANEL_INTERNAL;
383
384 reg_val |= DP_SPARE_SOR_CLK_SEL_MACRO_SORCLK |
385 DP_SPARE_SEQ_ENABLE_YES;
386 tegra_sor_writel(sor, DP_SPARE(sor->portnum), reg_val);
387}
388
Simon Glassd7659212016-01-30 16:37:50 -0700389void tegra_dc_sor_read_link_config(struct udevice *dev, u8 *link_bw,
Simon Glass00f37322015-04-14 21:03:40 -0600390 u8 *lane_count)
391{
Simon Glassd7659212016-01-30 16:37:50 -0700392 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600393 u32 reg_val;
394
395 reg_val = tegra_sor_readl(sor, CLK_CNTRL);
396 *link_bw = (reg_val & CLK_CNTRL_DP_LINK_SPEED_MASK)
397 >> CLK_CNTRL_DP_LINK_SPEED_SHIFT;
398 reg_val = tegra_sor_readl(sor,
399 DP_LINKCTL(sor->portnum));
400
401 switch (reg_val & DP_LINKCTL_LANECOUNT_MASK) {
402 case DP_LINKCTL_LANECOUNT_ZERO:
403 *lane_count = 0;
404 break;
405 case DP_LINKCTL_LANECOUNT_ONE:
406 *lane_count = 1;
407 break;
408 case DP_LINKCTL_LANECOUNT_TWO:
409 *lane_count = 2;
410 break;
411 case DP_LINKCTL_LANECOUNT_FOUR:
412 *lane_count = 4;
413 break;
414 default:
415 printf("Unknown lane count\n");
416 }
417}
418
Simon Glassd7659212016-01-30 16:37:50 -0700419void tegra_dc_sor_set_link_bandwidth(struct udevice *dev, u8 link_bw)
Simon Glass00f37322015-04-14 21:03:40 -0600420{
Simon Glassd7659212016-01-30 16:37:50 -0700421 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
422
Simon Glass00f37322015-04-14 21:03:40 -0600423 tegra_sor_write_field(sor, CLK_CNTRL,
424 CLK_CNTRL_DP_LINK_SPEED_MASK,
425 link_bw << CLK_CNTRL_DP_LINK_SPEED_SHIFT);
426}
427
Simon Glassd7659212016-01-30 16:37:50 -0700428void tegra_dc_sor_set_lane_count(struct udevice *dev, u8 lane_count)
Simon Glass00f37322015-04-14 21:03:40 -0600429{
Simon Glassd7659212016-01-30 16:37:50 -0700430 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600431 u32 reg_val;
432
433 reg_val = tegra_sor_readl(sor, DP_LINKCTL(sor->portnum));
434 reg_val &= ~DP_LINKCTL_LANECOUNT_MASK;
435 switch (lane_count) {
436 case 0:
437 break;
438 case 1:
439 reg_val |= DP_LINKCTL_LANECOUNT_ONE;
440 break;
441 case 2:
442 reg_val |= DP_LINKCTL_LANECOUNT_TWO;
443 break;
444 case 4:
445 reg_val |= DP_LINKCTL_LANECOUNT_FOUR;
446 break;
447 default:
448 /* 0 should be handled earlier. */
449 printf("dp: Invalid lane count %d\n", lane_count);
450 return;
451 }
452 tegra_sor_writel(sor, DP_LINKCTL(sor->portnum), reg_val);
453}
454
455/*
456 * The SOR power sequencer does not work for t124 so SW has to
457 * go through the power sequence manually
458 * Power up steps from spec:
459 * STEP PDPORT PDPLL PDBG PLLVCOD PLLCAPD E_DPD PDCAL
460 * 1 1 1 1 1 1 1 1
461 * 2 1 1 1 1 1 0 1
462 * 3 1 1 0 1 1 0 1
463 * 4 1 0 0 0 0 0 1
464 * 5 0 0 0 0 0 0 1
465 */
Simon Glassd7659212016-01-30 16:37:50 -0700466static int tegra_dc_sor_power_up(struct udevice *dev, int is_lvds)
Simon Glass00f37322015-04-14 21:03:40 -0600467{
Simon Glassd7659212016-01-30 16:37:50 -0700468 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass505907a2017-05-31 17:57:20 -0600469 u32 reg;
Simon Glass00f37322015-04-14 21:03:40 -0600470 int ret;
471
472 if (sor->power_is_up)
473 return 0;
474
Simon Glass505907a2017-05-31 17:57:20 -0600475 /*
476 * If for some reason it is already powered up, don't do it again.
477 * This can happen if U-Boot is the secondary boot loader.
478 */
479 reg = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
480 if (reg & DP_PADCTL_PD_TXD_0_NO)
481 return 0;
482
Simon Glass00f37322015-04-14 21:03:40 -0600483 /* Set link bw */
Simon Glassd7659212016-01-30 16:37:50 -0700484 tegra_dc_sor_set_link_bandwidth(dev, is_lvds ?
Simon Glass00f37322015-04-14 21:03:40 -0600485 CLK_CNTRL_DP_LINK_SPEED_LVDS :
486 CLK_CNTRL_DP_LINK_SPEED_G1_62);
487
488 /* step 1 */
489 tegra_sor_write_field(sor, PLL2,
490 PLL2_AUX7_PORT_POWERDOWN_MASK | /* PDPORT */
491 PLL2_AUX6_BANDGAP_POWERDOWN_MASK | /* PDBG */
492 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK, /* PLLCAPD */
493 PLL2_AUX7_PORT_POWERDOWN_ENABLE |
494 PLL2_AUX6_BANDGAP_POWERDOWN_ENABLE |
495 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_ENABLE);
496 tegra_sor_write_field(sor, PLL0, PLL0_PWR_MASK | /* PDPLL */
497 PLL0_VCOPD_MASK, /* PLLVCOPD */
498 PLL0_PWR_OFF | PLL0_VCOPD_ASSERT);
499 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
500 DP_PADCTL_PAD_CAL_PD_POWERDOWN, /* PDCAL */
501 DP_PADCTL_PAD_CAL_PD_POWERDOWN);
502
503 /* step 2 */
504 ret = tegra_dc_sor_io_set_dpd(sor, 1);
505 if (ret)
506 return ret;
507 udelay(15);
508
509 /* step 3 */
510 tegra_sor_write_field(sor, PLL2,
511 PLL2_AUX6_BANDGAP_POWERDOWN_MASK,
512 PLL2_AUX6_BANDGAP_POWERDOWN_DISABLE);
513 udelay(25);
514
515 /* step 4 */
516 tegra_sor_write_field(sor, PLL0,
517 PLL0_PWR_MASK | /* PDPLL */
518 PLL0_VCOPD_MASK, /* PLLVCOPD */
519 PLL0_PWR_ON | PLL0_VCOPD_RESCIND);
520 /* PLLCAPD */
521 tegra_sor_write_field(sor, PLL2,
522 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
523 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE);
524 udelay(225);
525
526 /* step 5 PDPORT */
527 tegra_sor_write_field(sor, PLL2,
528 PLL2_AUX7_PORT_POWERDOWN_MASK,
529 PLL2_AUX7_PORT_POWERDOWN_DISABLE);
530
531 sor->power_is_up = 1;
532
533 return 0;
534}
535
536#if DEBUG_SOR
537static void dump_sor_reg(struct tegra_dc_sor_data *sor)
538{
539#define DUMP_REG(a) printk(BIOS_INFO, "%-32s %03x %08x\n", \
540 #a, a, tegra_sor_readl(sor, a));
541
542 DUMP_REG(SUPER_STATE0);
543 DUMP_REG(SUPER_STATE1);
544 DUMP_REG(STATE0);
545 DUMP_REG(STATE1);
546 DUMP_REG(NV_HEAD_STATE0(0));
547 DUMP_REG(NV_HEAD_STATE0(1));
548 DUMP_REG(NV_HEAD_STATE1(0));
549 DUMP_REG(NV_HEAD_STATE1(1));
550 DUMP_REG(NV_HEAD_STATE2(0));
551 DUMP_REG(NV_HEAD_STATE2(1));
552 DUMP_REG(NV_HEAD_STATE3(0));
553 DUMP_REG(NV_HEAD_STATE3(1));
554 DUMP_REG(NV_HEAD_STATE4(0));
555 DUMP_REG(NV_HEAD_STATE4(1));
556 DUMP_REG(NV_HEAD_STATE5(0));
557 DUMP_REG(NV_HEAD_STATE5(1));
558 DUMP_REG(CRC_CNTRL);
559 DUMP_REG(CLK_CNTRL);
560 DUMP_REG(CAP);
561 DUMP_REG(PWR);
562 DUMP_REG(TEST);
563 DUMP_REG(PLL0);
564 DUMP_REG(PLL1);
565 DUMP_REG(PLL2);
566 DUMP_REG(PLL3);
567 DUMP_REG(CSTM);
568 DUMP_REG(LVDS);
569 DUMP_REG(CRCA);
570 DUMP_REG(CRCB);
571 DUMP_REG(SEQ_CTL);
572 DUMP_REG(LANE_SEQ_CTL);
573 DUMP_REG(SEQ_INST(0));
574 DUMP_REG(SEQ_INST(1));
575 DUMP_REG(SEQ_INST(2));
576 DUMP_REG(SEQ_INST(3));
577 DUMP_REG(SEQ_INST(4));
578 DUMP_REG(SEQ_INST(5));
579 DUMP_REG(SEQ_INST(6));
580 DUMP_REG(SEQ_INST(7));
581 DUMP_REG(SEQ_INST(8));
582 DUMP_REG(PWM_DIV);
583 DUMP_REG(PWM_CTL);
584 DUMP_REG(MSCHECK);
585 DUMP_REG(XBAR_CTRL);
586 DUMP_REG(DP_LINKCTL(0));
587 DUMP_REG(DP_LINKCTL(1));
588 DUMP_REG(DC(0));
589 DUMP_REG(DC(1));
590 DUMP_REG(LANE_DRIVE_CURRENT(0));
591 DUMP_REG(PR(0));
592 DUMP_REG(LANE4_PREEMPHASIS(0));
593 DUMP_REG(POSTCURSOR(0));
594 DUMP_REG(DP_CONFIG(0));
595 DUMP_REG(DP_CONFIG(1));
596 DUMP_REG(DP_MN(0));
597 DUMP_REG(DP_MN(1));
598 DUMP_REG(DP_PADCTL(0));
599 DUMP_REG(DP_PADCTL(1));
600 DUMP_REG(DP_DEBUG(0));
601 DUMP_REG(DP_DEBUG(1));
602 DUMP_REG(DP_SPARE(0));
603 DUMP_REG(DP_SPARE(1));
604 DUMP_REG(DP_TPG);
605
606 return;
607}
608#endif
609
610static void tegra_dc_sor_config_panel(struct tegra_dc_sor_data *sor,
611 int is_lvds,
612 const struct tegra_dp_link_config *link_cfg,
613 const struct display_timing *timing)
614{
615 const int head_num = 0;
616 u32 reg_val = STATE1_ASY_OWNER_HEAD0 << head_num;
617 u32 vtotal, htotal;
618 u32 vsync_end, hsync_end;
619 u32 vblank_end, hblank_end;
620 u32 vblank_start, hblank_start;
621
622 reg_val |= is_lvds ? STATE1_ASY_PROTOCOL_LVDS_CUSTOM :
623 STATE1_ASY_PROTOCOL_DP_A;
624 reg_val |= STATE1_ASY_SUBOWNER_NONE |
625 STATE1_ASY_CRCMODE_COMPLETE_RASTER;
626
627 reg_val |= STATE1_ASY_HSYNCPOL_NEGATIVE_TRUE;
628 reg_val |= STATE1_ASY_VSYNCPOL_NEGATIVE_TRUE;
629 reg_val |= (link_cfg->bits_per_pixel > 18) ?
630 STATE1_ASY_PIXELDEPTH_BPP_24_444 :
631 STATE1_ASY_PIXELDEPTH_BPP_18_444;
632
633 tegra_sor_writel(sor, STATE1, reg_val);
634
635 /*
636 * Skipping programming NV_HEAD_STATE0, assuming:
637 * interlacing: PROGRESSIVE, dynamic range: VESA, colorspace: RGB
638 */
639 vtotal = timing->vsync_len.typ + timing->vback_porch.typ +
640 timing->vactive.typ + timing->vfront_porch.typ;
641 htotal = timing->hsync_len.typ + timing->hback_porch.typ +
642 timing->hactive.typ + timing->hfront_porch.typ;
643
644 tegra_sor_writel(sor, NV_HEAD_STATE1(head_num),
645 vtotal << NV_HEAD_STATE1_VTOTAL_SHIFT |
646 htotal << NV_HEAD_STATE1_HTOTAL_SHIFT);
647
648 vsync_end = timing->vsync_len.typ - 1;
649 hsync_end = timing->hsync_len.typ - 1;
650 tegra_sor_writel(sor, NV_HEAD_STATE2(head_num),
651 vsync_end << NV_HEAD_STATE2_VSYNC_END_SHIFT |
652 hsync_end << NV_HEAD_STATE2_HSYNC_END_SHIFT);
653
654 vblank_end = vsync_end + timing->vback_porch.typ;
655 hblank_end = hsync_end + timing->hback_porch.typ;
656 tegra_sor_writel(sor, NV_HEAD_STATE3(head_num),
657 vblank_end << NV_HEAD_STATE3_VBLANK_END_SHIFT |
658 hblank_end << NV_HEAD_STATE3_HBLANK_END_SHIFT);
659
660 vblank_start = vblank_end + timing->vactive.typ;
661 hblank_start = hblank_end + timing->hactive.typ;
662 tegra_sor_writel(sor, NV_HEAD_STATE4(head_num),
663 vblank_start << NV_HEAD_STATE4_VBLANK_START_SHIFT |
664 hblank_start << NV_HEAD_STATE4_HBLANK_START_SHIFT);
665
666 /* TODO: adding interlace mode support */
667 tegra_sor_writel(sor, NV_HEAD_STATE5(head_num), 0x1);
668
669 tegra_sor_write_field(sor, CSTM,
670 CSTM_ROTCLK_DEFAULT_MASK |
671 CSTM_LVDS_EN_ENABLE,
672 2 << CSTM_ROTCLK_SHIFT |
673 is_lvds ? CSTM_LVDS_EN_ENABLE :
674 CSTM_LVDS_EN_DISABLE);
675
676 tegra_dc_sor_config_pwm(sor, 1024, 1024);
677}
678
679static void tegra_dc_sor_enable_dc(struct dc_ctlr *disp_ctrl)
680{
681 u32 reg_val = readl(&disp_ctrl->cmd.state_access);
682
683 writel(reg_val | WRITE_MUX_ACTIVE, &disp_ctrl->cmd.state_access);
684 writel(VSYNC_H_POSITION(1), &disp_ctrl->disp.disp_timing_opt);
685
686 /* Enable DC now - otherwise pure text console may not show. */
687 writel(CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT,
688 &disp_ctrl->cmd.disp_cmd);
689 writel(reg_val, &disp_ctrl->cmd.state_access);
690}
691
Simon Glassd7659212016-01-30 16:37:50 -0700692int tegra_dc_sor_enable_dp(struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600693 const struct tegra_dp_link_config *link_cfg)
694{
Simon Glassd7659212016-01-30 16:37:50 -0700695 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600696 int ret;
697
698 tegra_sor_write_field(sor, CLK_CNTRL,
699 CLK_CNTRL_DP_CLK_SEL_MASK,
700 CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK);
701
702 tegra_sor_write_field(sor, PLL2,
703 PLL2_AUX6_BANDGAP_POWERDOWN_MASK,
704 PLL2_AUX6_BANDGAP_POWERDOWN_DISABLE);
705 udelay(25);
706
707 tegra_sor_write_field(sor, PLL3,
708 PLL3_PLLVDD_MODE_MASK,
709 PLL3_PLLVDD_MODE_V3_3);
710 tegra_sor_writel(sor, PLL0,
711 0xf << PLL0_ICHPMP_SHFIT |
712 0x3 << PLL0_VCOCAP_SHIFT |
713 PLL0_PLLREG_LEVEL_V45 |
714 PLL0_RESISTORSEL_EXT |
715 PLL0_PWR_ON | PLL0_VCOPD_RESCIND);
716 tegra_sor_write_field(sor, PLL2,
717 PLL2_AUX1_SEQ_MASK |
718 PLL2_AUX9_LVDSEN_OVERRIDE |
719 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
720 PLL2_AUX1_SEQ_PLLCAPPD_OVERRIDE |
721 PLL2_AUX9_LVDSEN_OVERRIDE |
722 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE);
723 tegra_sor_writel(sor, PLL1, PLL1_TERM_COMPOUT_HIGH |
724 PLL1_TMDS_TERM_ENABLE);
725
726 if (tegra_dc_sor_poll_register(sor, PLL2,
727 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
728 PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE,
729 100, TEGRA_SOR_TIMEOUT_MS)) {
730 printf("DP failed to lock PLL\n");
731 return -EIO;
732 }
733
734 tegra_sor_write_field(sor, PLL2, PLL2_AUX2_MASK |
735 PLL2_AUX7_PORT_POWERDOWN_MASK,
736 PLL2_AUX2_OVERRIDE_POWERDOWN |
737 PLL2_AUX7_PORT_POWERDOWN_DISABLE);
738
Simon Glassd7659212016-01-30 16:37:50 -0700739 ret = tegra_dc_sor_power_up(dev, 0);
Simon Glass00f37322015-04-14 21:03:40 -0600740 if (ret) {
741 debug("DP failed to power up\n");
742 return ret;
743 }
744
745 /* re-enable SOR clock */
746 clock_sor_enable_edp_clock();
747
748 /* Power up lanes */
Simon Glassd7659212016-01-30 16:37:50 -0700749 tegra_dc_sor_power_dplanes(dev, link_cfg->lane_count, 1);
Simon Glass00f37322015-04-14 21:03:40 -0600750
Simon Glassd7659212016-01-30 16:37:50 -0700751 tegra_dc_sor_set_dp_mode(dev, link_cfg);
Simon Glass00f37322015-04-14 21:03:40 -0600752 debug("%s ret\n", __func__);
753
754 return 0;
755}
756
Simon Glassd7659212016-01-30 16:37:50 -0700757int tegra_dc_sor_attach(struct udevice *dc_dev, struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600758 const struct tegra_dp_link_config *link_cfg,
759 const struct display_timing *timing)
760{
Simon Glassd7659212016-01-30 16:37:50 -0700761 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600762 struct dc_ctlr *disp_ctrl;
763 u32 reg_val;
Simon Glass00f37322015-04-14 21:03:40 -0600764
765 /* Use the first display controller */
766 debug("%s\n", __func__);
Simon Glass079ff3b2017-07-25 08:30:01 -0600767 disp_ctrl = (struct dc_ctlr *)dev_read_addr(dc_dev);
Simon Glass00f37322015-04-14 21:03:40 -0600768
769 tegra_dc_sor_enable_dc(disp_ctrl);
770 tegra_dc_sor_config_panel(sor, 0, link_cfg, timing);
771
772 writel(0x9f00, &disp_ctrl->cmd.state_ctrl);
773 writel(0x9f, &disp_ctrl->cmd.state_ctrl);
774
775 writel(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
776 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE,
777 &disp_ctrl->cmd.disp_pow_ctrl);
778
779 reg_val = tegra_sor_readl(sor, TEST);
780 if (reg_val & TEST_ATTACHED_TRUE)
781 return -EEXIST;
782
783 tegra_sor_writel(sor, SUPER_STATE1,
784 SUPER_STATE1_ATTACHED_NO);
785
786 /*
787 * Enable display2sor clock at least 2 cycles before DC start,
788 * to clear sor internal valid signal.
789 */
790 writel(SOR_ENABLE, &disp_ctrl->disp.disp_win_opt);
791 writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
792 writel(0, &disp_ctrl->disp.disp_win_opt);
793 writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
794
795 /* Attach head */
796 tegra_dc_sor_update(sor);
797 tegra_sor_writel(sor, SUPER_STATE1,
798 SUPER_STATE1_ATTACHED_YES);
799 tegra_sor_writel(sor, SUPER_STATE1,
800 SUPER_STATE1_ATTACHED_YES |
801 SUPER_STATE1_ASY_HEAD_OP_AWAKE |
802 SUPER_STATE1_ASY_ORMODE_NORMAL);
803 tegra_dc_sor_super_update(sor);
804
805 /* Enable dc */
806 reg_val = readl(&disp_ctrl->cmd.state_access);
807 writel(reg_val | WRITE_MUX_ACTIVE, &disp_ctrl->cmd.state_access);
808 writel(CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT,
809 &disp_ctrl->cmd.disp_cmd);
810 writel(SOR_ENABLE, &disp_ctrl->disp.disp_win_opt);
811 writel(reg_val, &disp_ctrl->cmd.state_access);
812
813 if (tegra_dc_sor_poll_register(sor, TEST,
814 TEST_ACT_HEAD_OPMODE_DEFAULT_MASK,
815 TEST_ACT_HEAD_OPMODE_AWAKE,
816 100,
817 TEGRA_SOR_ATTACH_TIMEOUT_MS)) {
818 printf("dc timeout waiting for OPMOD = AWAKE\n");
819 return -ETIMEDOUT;
820 } else {
821 debug("%s: sor is attached\n", __func__);
822 }
823
824#if DEBUG_SOR
825 dump_sor_reg(sor);
826#endif
827 debug("%s: ret=%d\n", __func__, 0);
828
829 return 0;
830}
831
Simon Glassd7659212016-01-30 16:37:50 -0700832void tegra_dc_sor_set_lane_parm(struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600833 const struct tegra_dp_link_config *link_cfg)
834{
Simon Glassd7659212016-01-30 16:37:50 -0700835 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
836
Simon Glass00f37322015-04-14 21:03:40 -0600837 tegra_sor_writel(sor, LANE_DRIVE_CURRENT(sor->portnum),
838 link_cfg->drive_current);
839 tegra_sor_writel(sor, PR(sor->portnum),
840 link_cfg->preemphasis);
841 tegra_sor_writel(sor, POSTCURSOR(sor->portnum),
842 link_cfg->postcursor);
843 tegra_sor_writel(sor, LVDS, 0);
844
Simon Glassd7659212016-01-30 16:37:50 -0700845 tegra_dc_sor_set_link_bandwidth(dev, link_cfg->link_bw);
846 tegra_dc_sor_set_lane_count(dev, link_cfg->lane_count);
Simon Glass00f37322015-04-14 21:03:40 -0600847
848 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
849 DP_PADCTL_TX_PU_ENABLE |
850 DP_PADCTL_TX_PU_VALUE_DEFAULT_MASK,
851 DP_PADCTL_TX_PU_ENABLE |
852 2 << DP_PADCTL_TX_PU_VALUE_SHIFT);
853
854 /* Precharge */
855 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum), 0xf0, 0xf0);
856 udelay(20);
857
858 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum), 0xf0, 0x0);
859}
860
Simon Glassd7659212016-01-30 16:37:50 -0700861int tegra_dc_sor_set_voltage_swing(struct udevice *dev,
Simon Glassdedc44b2015-04-14 21:03:44 -0600862 const struct tegra_dp_link_config *link_cfg)
863{
Simon Glassd7659212016-01-30 16:37:50 -0700864 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glassdedc44b2015-04-14 21:03:44 -0600865 u32 drive_current = 0;
866 u32 pre_emphasis = 0;
867
868 /* Set to a known-good pre-calibrated setting */
869 switch (link_cfg->link_bw) {
870 case SOR_LINK_SPEED_G1_62:
871 case SOR_LINK_SPEED_G2_7:
872 drive_current = 0x13131313;
873 pre_emphasis = 0;
874 break;
875 case SOR_LINK_SPEED_G5_4:
876 debug("T124 does not support 5.4G link clock.\n");
877 default:
878 debug("Invalid sor link bandwidth: %d\n", link_cfg->link_bw);
879 return -ENOLINK;
880 }
881
882 tegra_sor_writel(sor, LANE_DRIVE_CURRENT(sor->portnum), drive_current);
883 tegra_sor_writel(sor, PR(sor->portnum), pre_emphasis);
884
885 return 0;
886}
887
Simon Glassd7659212016-01-30 16:37:50 -0700888void tegra_dc_sor_power_down_unused_lanes(struct udevice *dev,
Simon Glass00f37322015-04-14 21:03:40 -0600889 const struct tegra_dp_link_config *link_cfg)
890{
Simon Glassd7659212016-01-30 16:37:50 -0700891 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glass00f37322015-04-14 21:03:40 -0600892 u32 pad_ctrl = 0;
Simon Glass00f37322015-04-14 21:03:40 -0600893 int err = 0;
894
895 switch (link_cfg->lane_count) {
896 case 4:
897 pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
898 DP_PADCTL_PD_TXD_1_NO |
899 DP_PADCTL_PD_TXD_2_NO |
900 DP_PADCTL_PD_TXD_3_NO;
901 break;
902 case 2:
903 pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
904 DP_PADCTL_PD_TXD_1_NO |
905 DP_PADCTL_PD_TXD_2_YES |
906 DP_PADCTL_PD_TXD_3_YES;
907 break;
908 case 1:
909 pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
910 DP_PADCTL_PD_TXD_1_YES |
911 DP_PADCTL_PD_TXD_2_YES |
912 DP_PADCTL_PD_TXD_3_YES;
913 break;
914 default:
915 printf("Invalid sor lane count: %u\n", link_cfg->lane_count);
916 return;
917 }
918
919 pad_ctrl |= DP_PADCTL_PAD_CAL_PD_POWERDOWN;
920 tegra_sor_writel(sor, DP_PADCTL(sor->portnum), pad_ctrl);
921
922 err = tegra_dc_sor_enable_lane_sequencer(sor, 0, 0);
923 if (err) {
924 debug("Wait for lane power down failed: %d\n", err);
925 return;
926 }
Simon Glassdedc44b2015-04-14 21:03:44 -0600927}
Simon Glass00f37322015-04-14 21:03:40 -0600928
Simon Glassd7659212016-01-30 16:37:50 -0700929int tegra_sor_precharge_lanes(struct udevice *dev,
Simon Glassdedc44b2015-04-14 21:03:44 -0600930 const struct tegra_dp_link_config *cfg)
931{
Simon Glassd7659212016-01-30 16:37:50 -0700932 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glassdedc44b2015-04-14 21:03:44 -0600933 u32 val = 0;
934
935 switch (cfg->lane_count) {
936 case 4:
937 val |= (DP_PADCTL_PD_TXD_3_NO |
938 DP_PADCTL_PD_TXD_2_NO);
939 /* fall through */
940 case 2:
941 val |= DP_PADCTL_PD_TXD_1_NO;
942 /* fall through */
943 case 1:
944 val |= DP_PADCTL_PD_TXD_0_NO;
Simon Glass00f37322015-04-14 21:03:40 -0600945 break;
Simon Glass00f37322015-04-14 21:03:40 -0600946 default:
Simon Glassdedc44b2015-04-14 21:03:44 -0600947 debug("dp: invalid lane number %d\n", cfg->lane_count);
948 return -EINVAL;
Simon Glass00f37322015-04-14 21:03:40 -0600949 }
950
Simon Glassdedc44b2015-04-14 21:03:44 -0600951 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
952 (0xf << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT),
953 (val << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT));
954 udelay(100);
955 tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
956 (0xf << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT),
957 0);
958
959 return 0;
960}
961
962static void tegra_dc_sor_enable_sor(struct dc_ctlr *disp_ctrl, bool enable)
963{
964 u32 reg_val = readl(&disp_ctrl->disp.disp_win_opt);
965
966 reg_val = enable ? reg_val | SOR_ENABLE : reg_val & ~SOR_ENABLE;
967 writel(reg_val, &disp_ctrl->disp.disp_win_opt);
968}
969
Simon Glassd7659212016-01-30 16:37:50 -0700970int tegra_dc_sor_detach(struct udevice *dc_dev, struct udevice *dev)
Simon Glassdedc44b2015-04-14 21:03:44 -0600971{
Simon Glassd7659212016-01-30 16:37:50 -0700972 struct tegra_dc_sor_data *sor = dev_get_priv(dev);
Simon Glassdedc44b2015-04-14 21:03:44 -0600973 int dc_reg_ctx[DC_REG_SAVE_SPACE];
Simon Glassdedc44b2015-04-14 21:03:44 -0600974 struct dc_ctlr *disp_ctrl;
975 unsigned long dc_int_mask;
Simon Glassdedc44b2015-04-14 21:03:44 -0600976 int ret;
977
978 debug("%s\n", __func__);
979 /* Use the first display controller */
Simon Glass079ff3b2017-07-25 08:30:01 -0600980 disp_ctrl = (struct dc_ctlr *)dev_read_addr(dev);
Simon Glassdedc44b2015-04-14 21:03:44 -0600981
982 /* Sleep mode */
983 tegra_sor_writel(sor, SUPER_STATE1, SUPER_STATE1_ASY_HEAD_OP_SLEEP |
984 SUPER_STATE1_ASY_ORMODE_SAFE |
985 SUPER_STATE1_ATTACHED_YES);
986 tegra_dc_sor_super_update(sor);
987
988 tegra_dc_sor_disable_win_short_raster(disp_ctrl, dc_reg_ctx);
989
990 if (tegra_dc_sor_poll_register(sor, TEST,
991 TEST_ACT_HEAD_OPMODE_DEFAULT_MASK,
992 TEST_ACT_HEAD_OPMODE_SLEEP, 100,
993 TEGRA_SOR_ATTACH_TIMEOUT_MS)) {
994 debug("dc timeout waiting for OPMOD = SLEEP\n");
995 ret = -ETIMEDOUT;
996 goto err;
997 }
998
999 tegra_sor_writel(sor, SUPER_STATE1, SUPER_STATE1_ASY_HEAD_OP_SLEEP |
1000 SUPER_STATE1_ASY_ORMODE_SAFE |
1001 SUPER_STATE1_ATTACHED_NO);
1002
1003 /* Mask DC interrupts during the 2 dummy frames required for detach */
1004 dc_int_mask = readl(&disp_ctrl->cmd.int_mask);
1005 writel(0, &disp_ctrl->cmd.int_mask);
1006
1007 /* Stop DC->SOR path */
1008 tegra_dc_sor_enable_sor(disp_ctrl, false);
1009 ret = tegra_dc_sor_general_act(disp_ctrl);
1010 if (ret)
1011 goto err;
1012
1013 /* Stop DC */
1014 writel(CTRL_MODE_STOP << CTRL_MODE_SHIFT, &disp_ctrl->cmd.disp_cmd);
1015 ret = tegra_dc_sor_general_act(disp_ctrl);
1016 if (ret)
1017 goto err;
1018
1019 tegra_dc_sor_restore_win_and_raster(disp_ctrl, dc_reg_ctx);
1020
1021 writel(dc_int_mask, &disp_ctrl->cmd.int_mask);
1022
1023 return 0;
1024err:
1025 debug("%s: ret=%d\n", __func__, ret);
1026
1027 return ret;
Simon Glass00f37322015-04-14 21:03:40 -06001028}
1029
Simon Glassd7659212016-01-30 16:37:50 -07001030static int tegra_sor_set_backlight(struct udevice *dev, int percent)
Simon Glass00f37322015-04-14 21:03:40 -06001031{
Simon Glassd7659212016-01-30 16:37:50 -07001032 struct tegra_dc_sor_data *priv = dev_get_priv(dev);
1033 int ret;
Simon Glass00f37322015-04-14 21:03:40 -06001034
Simon Glassd7659212016-01-30 16:37:50 -07001035 ret = panel_enable_backlight(priv->panel);
1036 if (ret) {
1037 debug("sor: Cannot enable panel backlight\n");
1038 return ret;
1039 }
Simon Glass00f37322015-04-14 21:03:40 -06001040
1041 return 0;
1042}
Simon Glassd7659212016-01-30 16:37:50 -07001043
1044static int tegra_sor_ofdata_to_platdata(struct udevice *dev)
1045{
1046 struct tegra_dc_sor_data *priv = dev_get_priv(dev);
Simon Glassd7659212016-01-30 16:37:50 -07001047 int ret;
1048
Simon Glass079ff3b2017-07-25 08:30:01 -06001049 priv->base = (void *)dev_read_addr(dev);
Simon Glassd7659212016-01-30 16:37:50 -07001050
Simon Glass079ff3b2017-07-25 08:30:01 -06001051 priv->pmc_base = (void *)syscon_get_first_range(TEGRA_SYSCON_PMC);
1052 if (IS_ERR(priv->pmc_base))
1053 return PTR_ERR(priv->pmc_base);
Simon Glassd7659212016-01-30 16:37:50 -07001054
1055 ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "nvidia,panel",
1056 &priv->panel);
1057 if (ret) {
1058 debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
1059 dev->name, ret);
1060 return ret;
1061 }
1062
1063 return 0;
1064}
1065
1066static const struct video_bridge_ops tegra_sor_ops = {
1067 .set_backlight = tegra_sor_set_backlight,
1068};
1069
1070static const struct udevice_id tegra_sor_ids[] = {
1071 { .compatible = "nvidia,tegra124-sor" },
1072 { }
1073};
1074
1075U_BOOT_DRIVER(sor_tegra) = {
1076 .name = "sor_tegra",
1077 .id = UCLASS_VIDEO_BRIDGE,
1078 .of_match = tegra_sor_ids,
1079 .ofdata_to_platdata = tegra_sor_ofdata_to_platdata,
1080 .ops = &tegra_sor_ops,
1081 .priv_auto_alloc_size = sizeof(struct tegra_dc_sor_data),
1082};