blob: d75b43cdd3343186fafc025c9de79e038335f1b0 [file] [log] [blame]
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06001/*
2 * Configuation settings for the Freescale MCF5373 FireEngine board.
3 *
Alison Wang2ee03c62012-03-25 19:18:14 +00004 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06005 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5373EVB_H
15#define _M5373EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060021
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060024#define CONFIG_BAUDRATE 115200
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
28
29/* Command line configuration */
30#include <config_cmd_default.h>
31
32#define CONFIG_CMD_CACHE
33#define CONFIG_CMD_DATE
34#define CONFIG_CMD_ELF
35#define CONFIG_CMD_FLASH
36#define CONFIG_CMD_I2C
37#define CONFIG_CMD_MEMORY
38#define CONFIG_CMD_MISC
39#define CONFIG_CMD_MII
40#define CONFIG_CMD_NET
41#define CONFIG_CMD_PING
42#define CONFIG_CMD_REGINFO
43
Alison Wang2ee03c62012-03-25 19:18:14 +000044#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060045# define CONFIG_CMD_NAND
46#endif
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060049
50#define CONFIG_MCFFEC
51#ifdef CONFIG_MCFFEC
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060052# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050053# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054# define CONFIG_SYS_DISCOVER_PHY
55# define CONFIG_SYS_RX_ETH_BUFFER 8
56# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# define CONFIG_SYS_FEC0_PINMUX 0
59# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020060# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
62# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060063# define FECDUPLEX FULL
64# define FECSPEED _100BASET
65# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
67# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060068# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060070#endif
71
72#define CONFIG_MCFRTC
73#undef RTC_DEBUG
74
75/* Timer */
76#define CONFIG_MCFTMR
77#undef CONFIG_MCFPIT
78
79/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020080#define CONFIG_SYS_I2C
81#define CONFIG_SYS_I2C_FSL
82#define CONFIG_SYS_FSL_I2C_SPEED 80000
83#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
84#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060086
87#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
88#define CONFIG_UDP_CHECKSUM
89
90#ifdef CONFIG_MCFFEC
91# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
92# define CONFIG_IPADDR 192.162.1.2
93# define CONFIG_NETMASK 255.255.255.0
94# define CONFIG_SERVERIP 192.162.1.1
95# define CONFIG_GATEWAYIP 192.162.1.1
96# define CONFIG_OVERWRITE_ETHADDR_ONCE
97#endif /* FEC_ENET */
98
99#define CONFIG_HOSTNAME M5373EVB
100#define CONFIG_EXTRA_ENV_SETTINGS \
101 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200102 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600103 "u-boot=u-boot.bin\0" \
104 "load=tftp ${loadaddr) ${u-boot}\0" \
105 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +0800106 "prog=prot off 0 3ffff;" \
107 "era 0 3ffff;" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600108 "cp.b ${loadaddr} 0 ${filesize};" \
109 "save\0" \
110 ""
111
112#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_PROMPT "-> "
114#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600115
116#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600118#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600120#endif
121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
123#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
124#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
125#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_CLK 80000000
128#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600129
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600133
134/*
135 * Low Level Configuration Settings
136 * (address mappings, register initial values, etc.)
137 * You should know what you are doing if you make changes here.
138 */
139/*-----------------------------------------------------------------------
140 * Definitions for initial stack pointer and data area (in DPRAM)
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200143#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200145#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600147
148/*-----------------------------------------------------------------------
149 * Start addresses for the final memory configuration
150 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_SDRAM_BASE 0x40000000
154#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
155#define CONFIG_SYS_SDRAM_CFG1 0x53722730
156#define CONFIG_SYS_SDRAM_CFG2 0x56670000
157#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
158#define CONFIG_SYS_SDRAM_EMOD 0x40010000
159#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
162#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
165#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
168#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600169
170/*
171 * For booting Linux, the board info and command line data
172 * have to be in the first 8 MB of memory, since this is
173 * the maximum mapped by the Linux kernel during initialization ??
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000176#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600177
178/*-----------------------------------------------------------------------
179 * FLASH organization
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_CFI
182#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200183# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
185# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
186# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
187# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
188# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600189#endif
190
Alison Wang2ee03c62012-03-25 19:18:14 +0000191#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192# define CONFIG_SYS_MAX_NAND_DEVICE 1
193# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
194# define CONFIG_SYS_NAND_SIZE 1
195# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600196# define NAND_ALLOW_ERASE_ALL 1
197# define CONFIG_JFFS2_NAND 1
198# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600200# define CONFIG_JFFS2_PART_OFFSET 0x00000000
201#endif
202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600204
205/* Configuration for environment
206 * Environment is embedded in u-boot in the second sector of the flash
207 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200208#define CONFIG_ENV_OFFSET 0x4000
209#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200210#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600211
212/*-----------------------------------------------------------------------
213 * Cache Configuration
214 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600216
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600217#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200218 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600219#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200220 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600221#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
222#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
223 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
224 CF_ACR_EN | CF_ACR_SM_ALL)
225#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
226 CF_CACR_DCM_P)
227
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600228/*-----------------------------------------------------------------------
229 * Chipselect bank definitions
230 */
231/*
232 * CS0 - NOR Flash 1, 2, 4, or 8MB
233 * CS1 - CompactFlash and registers
234 * CS2 - NAND Flash 16, 32, or 64MB
235 * CS3 - Available
236 * CS4 - Available
237 * CS5 - Available
238 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CS0_BASE 0
240#define CONFIG_SYS_CS0_MASK 0x007f0001
241#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_CS1_BASE 0x10000000
244#define CONFIG_SYS_CS1_MASK 0x001f0001
245#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600246
Alison Wang2ee03c62012-03-25 19:18:14 +0000247#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_CS2_BASE 0x20000000
Alison Wang2ee03c62012-03-25 19:18:14 +0000249#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600251#endif
252
253#endif /* _M5373EVB_H */