blob: 6d9d4b2d97abf479bd1308287620032ccfda40e9 [file] [log] [blame]
Nishanth Menon9a0f4002015-07-22 18:05:41 -05001/*
2 * ti_armv7_omap.h
3 *
4 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 *
8 * The various ARMv7 SoCs from TI all share a number of IP blocks when
9 * implementing a given feature. This is meant to isolate the features
10 * that are based on OMAP architecture.
11 */
12#ifndef __CONFIG_TI_ARMV7_OMAP_H__
13#define __CONFIG_TI_ARMV7_OMAP_H__
14
15/* Common defines for all OMAP architecture based SoCs */
16#define CONFIG_OMAP
Nishanth Menon9a0f4002015-07-22 18:05:41 -050017
18/* I2C IP block */
19#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
20#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
21#define CONFIG_SYS_I2C_OMAP24XX
22
23/* MMC/SD IP block */
24#define CONFIG_OMAP_HSMMC
25
26/* SPI IP Block */
27#define CONFIG_OMAP3_SPI
28
29/* GPIO block */
30#define CONFIG_OMAP_GPIO
31
32/*
33 * GPMC NAND block. We support 1 device and the physical address to
34 * access CS0 at is 0x8000000.
35 */
36#ifdef CONFIG_NAND
37#define CONFIG_NAND_OMAP_GPMC
38#ifndef CONFIG_SYS_NAND_BASE
39#define CONFIG_SYS_NAND_BASE 0x8000000
40#endif
41#define CONFIG_SYS_MAX_NAND_DEVICE 1
42#define CONFIG_CMD_NAND
43#endif
44
45/* Now for the remaining common defines */
46#include <configs/ti_armv7_common.h>
47
48#endif /* __CONFIG_TI_ARMV7_OMAP_H__ */