blob: 1f26fad147792fbb48fec4f9e66d367d7e88a6f6 [file] [log] [blame]
Matthias Fuchs72c5d522007-12-28 17:07:14 +01001/*
Wolfgang Denk1a459662013-07-08 09:37:19 +02002 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchs72c5d522007-12-28 17:07:14 +01003 */
4
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +02005#include <asm-offsets.h>
Matthias Fuchs72c5d522007-12-28 17:07:14 +01006#include <ppc_asm.tmpl>
Peter Tyser61f2b382010-04-12 22:28:07 -05007#include <asm/mmu.h>
Matthias Fuchs72c5d522007-12-28 17:07:14 +01008#include <config.h>
9
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020010/*
Matthias Fuchs72c5d522007-12-28 17:07:14 +010011 * TLB TABLE
12 *
13 * This table is used by the cpu boot code to setup the initial tlb
14 * entries. Rather than make broad assumptions in the cpu source tree,
15 * this table lets each board set things up however they like.
16 *
17 * Pointer to the table is returned in r1
18 *
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020019 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +010020 .section .bootpg,"ax"
21 .globl tlbtab
22
23tlbtab:
24 tlbtab_start
25
26 /*
27 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
28 * speed up boot process. It is patched after relocation to enable SA_I
29 */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020030 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010031
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020032 /* TLB entries for DDR2 SDRAM are generated dynamically */
Matthias Fuchs72c5d522007-12-28 17:07:14 +010033
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Matthias Fuchs72c5d522007-12-28 17:07:14 +010035 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020036 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010037#endif
38
39 /* TLB-entry for PCI Memory */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020040 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG )
41 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG )
42 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG )
43 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010044
45 /* TLB-entries for EBC */
46 /* PMC440 maps EBC to 0xef000000 which is handled by the peripheral
47 * tlb entry.
48 * This dummy entry is only for convinience in order not to modify the
49 * amount of entries. Currently OS/9 relies on this :-)
50 */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020051 tlbentry( 0xc0000000, SZ_256M, 0xc0000000, 1, AC_RWX | SA_IG )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010052
53 /* TLB-entry for NAND */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020054 tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_RWX | SA_IG )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010055
56 /* TLB-entry for Internal Registers & OCM */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020057 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010058
59 /*TLB-entry PCI registers*/
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020060 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010061
62 /* TLB-entry for peripherals */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020063 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
Matthias Fuchs72c5d522007-12-28 17:07:14 +010064
65 /* TLB-entry PCI IO space */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020066 tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RWX | SA_IG)
Matthias Fuchs72c5d522007-12-28 17:07:14 +010067
68 /* TODO: what about high IO space */
69 tlbtab_end