blob: 760713d3ef87ad988715db0878587cc53dc99672 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roeseb20c38a2016-01-20 08:13:29 +01002/*
3 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
Stefan Roeseb20c38a2016-01-20 08:13:29 +01004 */
5
6#ifndef _CONFIG_THEADORABLE_H
7#define _CONFIG_THEADORABLE_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010012
13/*
14 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
15 * for DDR ECC byte filling in the SPL before loading the main
16 * U-Boot into it.
17 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010018
19/*
Stefan Roeseb20c38a2016-01-20 08:13:29 +010020 * The debugging version enables USB support via defconfig.
21 * This version should also enable all other non-production
22 * interfaces / features.
23 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010024
25/* I2C */
Simon Glass69d9eda2021-07-10 21:14:32 -060026#define CONFIG_SYS_I2C_LEGACY
Stefan Roeseb20c38a2016-01-20 08:13:29 +010027#define CONFIG_SYS_I2C_MVTWSI
28#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese8ac71da2016-04-08 15:58:29 +020029#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roeseb20c38a2016-01-20 08:13:29 +010030#define CONFIG_SYS_I2C_SLAVE 0x0
31#define CONFIG_SYS_I2C_SPEED 100000
32
33/* USB/EHCI configuration */
34#define CONFIG_EHCI_IS_TDI
35#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
36
Stefan Roeseb20c38a2016-01-20 08:13:29 +010037/* Environment in SPI NOR flash */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010038
Stefan Roeseb20c38a2016-01-20 08:13:29 +010039#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
40
Stefan Roeseb20c38a2016-01-20 08:13:29 +010041/* Keep device tree and initrd in lower memory so the kernel can access them */
42#define CONFIG_EXTRA_ENV_SETTINGS \
43 "fdt_high=0x10000000\0" \
44 "initrd_high=0x10000000\0"
45
46/* SATA support */
47#define CONFIG_SYS_SATA_MAX_DEVICE 1
Stefan Roeseb20c38a2016-01-20 08:13:29 +010048#define CONFIG_LBA48
Stefan Roeseb20c38a2016-01-20 08:13:29 +010049
Stefan Roeseb20c38a2016-01-20 08:13:29 +010050/* Enable LCD and reserve 512KB from top of memory*/
51#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
52
Stefan Roeseaea02ab2016-02-12 14:24:07 +010053/* FPGA programming support */
Stefan Roeseaea02ab2016-02-12 14:24:07 +010054#define CONFIG_FPGA_STRATIX_V
55
Stefan Roeseb20c38a2016-01-20 08:13:29 +010056/*
Stefan Roese28226b92016-04-07 10:48:14 +020057 * Bootcounter
58 */
Stefan Roese28226b92016-04-07 10:48:14 +020059/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
60#define BOOTCOUNT_ADDR 0x1000
61
62/*
Stefan Roeseb20c38a2016-01-20 08:13:29 +010063 * mv-common.h should be defined after CMD configs since it used them
64 * to enable certain macros
65 */
66#include "mv-common.h"
67
68/*
69 * Memory layout while starting into the bin_hdr via the
70 * BootROM:
71 *
72 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
73 * 0x4000.4030 bin_hdr start address
74 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
75 * 0x4007.fffc BootROM stack top
76 *
77 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
78 * L2 cache thus cannot be used.
79 */
80
81/* SPL */
82/* Defines for SPL */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010083#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
84
85#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
86#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
87
88#ifdef CONFIG_SPL_BUILD
89#define CONFIG_SYS_MALLOC_SIMPLE
90#endif
91
92#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
93#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
94
Stefan Roeseb20c38a2016-01-20 08:13:29 +010095/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
96#define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
97
98#endif /* _CONFIG_THEADORABLE_H */