blob: 1af529627e18c387a84de838f2ad062ced275817 [file] [log] [blame]
wdenke0648062002-08-20 00:12:21 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenke0648062002-08-20 00:12:21 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC860 1 /* This is a MPC860T CPU */
21#define CONFIG_HERMES 1 /* ...on a HERMES-PRO board */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFE000000
24
wdenke0648062002-08-20 00:12:21 +000025#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
26#undef CONFIG_8xx_CONS_SMC2
27#undef CONFIG_8xx_CONS_NONE
28#define CONFIG_BAUDRATE 9600
29#if 0
30#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
31#else
32#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
33#endif
34
35#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
36
37#define CONFIG_BOARD_TYPES 1 /* support board types */
38
39#define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
40
41#undef CONFIG_BOOTARGS
42#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020043 "bootp; " \
44 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
45 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenke0648062002-08-20 00:12:21 +000046 "bootm"
47
48#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenke0648062002-08-20 00:12:21 +000050
51#undef CONFIG_WATCHDOG /* watchdog disabled */
52
Jon Loeliger48d5d102007-07-04 22:32:25 -050053
54/*
55 * Command line configuration.
56 */
57#include <config_cmd_default.h>
58
wdenke0648062002-08-20 00:12:21 +000059
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050060/*
61 * BOOTP options
62 */
63#define CONFIG_BOOTP_SUBNETMASK
64#define CONFIG_BOOTP_GATEWAY
65#define CONFIG_BOOTP_HOSTNAME
66#define CONFIG_BOOTP_BOOTPATH
67
wdenke0648062002-08-20 00:12:21 +000068
wdenke0648062002-08-20 00:12:21 +000069/*
70 * Miscellaneous configurable options
71 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_LONGHELP /* undef to save memory */
73#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger48d5d102007-07-04 22:32:25 -050074#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke0648062002-08-20 00:12:21 +000076#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke0648062002-08-20 00:12:21 +000078#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke0648062002-08-20 00:12:21 +000082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
84#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
wdenke0648062002-08-20 00:12:21 +000085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenke0648062002-08-20 00:12:21 +000087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenke0648062002-08-20 00:12:21 +000089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenke0648062002-08-20 00:12:21 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_ALLOC_DPRAM 1 /* use allocation routines */
wdenke0648062002-08-20 00:12:21 +000093/*
94 * Low Level Configuration Settings
95 * (address mappings, register initial values, etc.)
96 * You should know what you are doing if you make changes here.
97 */
98/*-----------------------------------------------------------------------
99 * Internal Memory Mapped Register
100 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_IMMR 0xFF000000 /* Non-Standard value! */
wdenke0648062002-08-20 00:12:21 +0000102
103/*-----------------------------------------------------------------------
104 * Definitions for initial stack pointer and data area (in DPRAM)
105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200107#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200108#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke0648062002-08-20 00:12:21 +0000110
111/*-----------------------------------------------------------------------
112 * Start addresses for the final memory configuration
113 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke0648062002-08-20 00:12:21 +0000115 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_SDRAM_BASE 0x00000000
117#define CONFIG_SYS_FLASH_BASE 0xFE000000
wdenke0648062002-08-20 00:12:21 +0000118#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke0648062002-08-20 00:12:21 +0000120#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
wdenke0648062002-08-20 00:12:21 +0000122#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
124#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenke0648062002-08-20 00:12:21 +0000125
126/*
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization.
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke0648062002-08-20 00:12:21 +0000132/*-----------------------------------------------------------------------
133 * FLASH organization
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
136#define CONFIG_SYS_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
wdenke0648062002-08-20 00:12:21 +0000137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
139#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenke0648062002-08-20 00:12:21 +0000140
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200141#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200142#define CONFIG_ENV_OFFSET 0x4000 /* Offset of Environment Sector */
143#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
wdenke0648062002-08-20 00:12:21 +0000144/*-----------------------------------------------------------------------
145 * Cache Configuration
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger48d5d102007-07-04 22:32:25 -0500148#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenke0648062002-08-20 00:12:21 +0000150#endif
151
152/*-----------------------------------------------------------------------
153 * SYPCR - System Protection Control 11-9
154 * SYPCR can only be written once after reset!
155 *-----------------------------------------------------------------------
156 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
157 * +0x0004
158 */
159#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenke0648062002-08-20 00:12:21 +0000161 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
162#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenke0648062002-08-20 00:12:21 +0000164#endif
165
166/*-----------------------------------------------------------------------
167 * SIUMCR - SIU Module Configuration 11-6
168 *-----------------------------------------------------------------------
169 * +0x0000 => 0x000000C0
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_SIUMCR 0
wdenke0648062002-08-20 00:12:21 +0000172
173/*-----------------------------------------------------------------------
174 * TBSCR - Time Base Status and Control 11-26
175 *-----------------------------------------------------------------------
176 * Clear Reference Interrupt Status, Timebase freezing enabled
177 * +0x0200 => 0x00C2
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenke0648062002-08-20 00:12:21 +0000180
181/*-----------------------------------------------------------------------
182 * PISCR - Periodic Interrupt Status and Control 11-31
183 *-----------------------------------------------------------------------
184 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
185 * +0x0240 => 0x0082
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenke0648062002-08-20 00:12:21 +0000188
189/*-----------------------------------------------------------------------
190 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
191 *-----------------------------------------------------------------------
192 * Reset PLL lock status sticky bit, timer expired status bit and timer
193 * interrupt status bit, set PLL multiplication factor !
194 */
195/* +0x0286 => 0x00B0D0C0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PLPRCR \
wdenke0648062002-08-20 00:12:21 +0000197 ( (11 << PLPRCR_MF_SHIFT) | \
198 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
199 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
200 PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
201 )
202
203/*-----------------------------------------------------------------------
204 * SCCR - System Clock and reset Control Register 15-27
205 *-----------------------------------------------------------------------
206 * Set clock output, timebase and RTC source and divider,
207 * power management and some other internal clocks
208 */
209#define SCCR_MASK SCCR_EBDF11
210/* +0x0282 => 0x03800000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS | \
wdenke0648062002-08-20 00:12:21 +0000212 SCCR_RTDIV | SCCR_RTSEL | \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200213 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
wdenke0648062002-08-20 00:12:21 +0000214 SCCR_EBDF00 | SCCR_DFSYNC00 | \
215 SCCR_DFBRG00 | SCCR_DFNL000 | \
216 SCCR_DFNH000)
217
218/*-----------------------------------------------------------------------
219 * RTCSC - Real-Time Clock Status and Control Register 11-27
220 *-----------------------------------------------------------------------
221 */
222/* +0x0220 => 0x00C3 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenke0648062002-08-20 00:12:21 +0000224
225
226/*-----------------------------------------------------------------------
227 * RCCR - RISC Controller Configuration Register 19-4
228 *-----------------------------------------------------------------------
229 */
230/* +0x09C4 => TIMEP=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_RCCR 0x0100
wdenke0648062002-08-20 00:12:21 +0000232
233/*-----------------------------------------------------------------------
234 * RMDS - RISC Microcode Development Support Control Register
235 *-----------------------------------------------------------------------
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_RMDS 0
wdenke0648062002-08-20 00:12:21 +0000238
239/*-----------------------------------------------------------------------
240 *
241 *-----------------------------------------------------------------------
242 *
243 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_DER 0
wdenke0648062002-08-20 00:12:21 +0000245
246/*
247 * Init Memory Controller:
248 *
249 * BR0 and OR0 (FLASH)
250 */
251
252#define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
253
254/* used to re-map FLASH
255 * restrict access enough to keep SRAM working (if any)
256 * but not too much to meddle with FLASH accesses
257 */
258/* allow for max 4 MB of Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_REMAP_OR_AM 0xFFC00000 /* OR addr mask */
260#define CONFIG_SYS_PRELIM_OR_AM 0xFFC00000 /* OR addr mask */
wdenke0648062002-08-20 00:12:21 +0000261
262/* FLASH timing: ACS = 11, TRLX = 1, CSNT = 1, SCY = 5, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_OR_TIMING_FLASH ( OR_CSNT_SAM | /*OR_ACS_DIV4 |*/ OR_BI | \
wdenke0648062002-08-20 00:12:21 +0000264 OR_SCY_5_CLK | OR_TRLX)
265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
267#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
wdenke0648062002-08-20 00:12:21 +0000268/* 8 bit, bank valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenke0648062002-08-20 00:12:21 +0000270
271/*
272 * BR1/OR1 - SDRAM
273 *
274 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
275 */
276#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank */
277#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
278#define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
279
280#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_OR1_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
283#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenke0648062002-08-20 00:12:21 +0000284
285/*
286 * BR2/OR2 - HPRO2: PEB2256 @ 0xE0000000, 8 Bit wide
287 */
288#define HPRO2_BASE 0xE0000000
289#define HPRO2_OR_AM 0xFFFF8000
290#define HPRO2_TIMING 0x00000934
291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_OR2 (HPRO2_OR_AM | HPRO2_TIMING)
293#define CONFIG_SYS_BR2 ((HPRO2_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenke0648062002-08-20 00:12:21 +0000294
295/*
296 * BR3/OR3: not used
297 * BR4/OR4: not used
298 * BR5/OR5: not used
299 * BR6/OR6: not used
300 * BR7/OR7: not used
301 */
302
303/*
304 * MAMR settings for SDRAM
305 */
306
307/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenke0648062002-08-20 00:12:21 +0000309
310/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke0648062002-08-20 00:12:21 +0000312 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
313 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
314/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke0648062002-08-20 00:12:21 +0000316 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
317 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
wdenke0648062002-08-20 00:12:21 +0000318#endif /* __CONFIG_H */