blob: b8b5b456b8baafcf1839e3ed2b8191098aa0e8df [file] [log] [blame]
Adrian Alonso1a8150d2015-09-03 11:49:28 -05001/*
2 * Copyright (C) 2015 Freescale Semiconductor, Inc.
3 *
4 * Configuration settings for the Freescale i.MX7D SABRESD board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef __MX7D_SABRESD_CONFIG_H
10#define __MX7D_SABRESD_CONFIG_H
11
12#include "mx7_common.h"
13
14#define CONFIG_DBG_MONITOR
15#define PHYS_SDRAM_SIZE SZ_1G
16
Fabio Estevam5d692692016-02-22 18:41:48 -030017#define CONFIG_MXC_UART_BASE UART1_IPS_BASE_ADDR
18
Adrian Alonso78e9ca52015-10-12 13:48:16 -050019/* Uncomment to enable secure boot support */
20/* #define CONFIG_SECURE_BOOT */
21#define CONFIG_CSF_SIZE 0x4000
22
Adrian Alonso1a8150d2015-09-03 11:49:28 -050023/* Network */
24#define CONFIG_CMD_MII
25#define CONFIG_FEC_MXC
26#define CONFIG_MII
27#define CONFIG_FEC_XCV_TYPE RGMII
28#define CONFIG_ETHPRIME "FEC"
29#define CONFIG_FEC_MXC_PHYADDR 0
30
31#define CONFIG_PHYLIB
32#define CONFIG_PHY_BROADCOM
Adrian Alonso1a8150d2015-09-03 11:49:28 -050033/* ENET1 */
34#define IMX_FEC_BASE ENET_IPS_BASE_ADDR
35
36/* MMC Config*/
37#define CONFIG_SYS_FSL_ESDHC_ADDR 0
38
39/* PMIC */
40#define CONFIG_POWER
41#define CONFIG_POWER_I2C
42#define CONFIG_POWER_PFUZE3000
43#define CONFIG_POWER_PFUZE3000_I2C_ADDR 0x08
44
45#undef CONFIG_BOOTM_NETBSD
46#undef CONFIG_BOOTM_PLAN9
47#undef CONFIG_BOOTM_RTEMS
48
49#undef CONFIG_CMD_EXPORTENV
50#undef CONFIG_CMD_IMPORTENV
51
52/* I2C configs */
53#define CONFIG_CMD_I2C
54#define CONFIG_SYS_I2C
55#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +020056#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
Adrian Alonso1a8150d2015-09-03 11:49:28 -050057#define CONFIG_SYS_I2C_SPEED 100000
58
59#define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */
60#define CONFIG_SYS_MMC_IMG_LOAD_PART 1
61
Peng Fan79e355f2016-01-28 16:55:08 +080062#ifdef CONFIG_IMX_BOOTAUX
63/* Set to QSPI1 A flash at default */
64#define CONFIG_SYS_AUXCORE_BOOTDATA 0x60000000
65#define CONFIG_CMD_SETEXPR
66
67#define UPDATE_M4_ENV \
68 "m4image=m4_qspi.bin\0" \
69 "loadm4image=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${m4image}\0" \
70 "update_m4_from_sd=" \
71 "if sf probe 0:0; then " \
72 "if run loadm4image; then " \
73 "setexpr fw_sz ${filesize} + 0xffff; " \
74 "setexpr fw_sz ${fw_sz} / 0x10000; " \
75 "setexpr fw_sz ${fw_sz} * 0x10000; " \
76 "sf erase 0x0 ${fw_sz}; " \
77 "sf write ${loadaddr} 0x0 ${filesize}; " \
78 "fi; " \
79 "fi\0" \
80 "m4boot=sf probe 0:0; bootaux "__stringify(CONFIG_SYS_AUXCORE_BOOTDATA)"\0"
81#else
82#define UPDATE_M4_ENV ""
83#endif
84
Adrian Alonso1a8150d2015-09-03 11:49:28 -050085#define CONFIG_MFG_ENV_SETTINGS \
86 "mfgtool_args=setenv bootargs console=${console},${baudrate} " \
87 "rdinit=/linuxrc " \
88 "g_mass_storage.stall=0 g_mass_storage.removable=1 " \
89 "g_mass_storage.idVendor=0x066F g_mass_storage.idProduct=0x37FF "\
90 "g_mass_storage.iSerialNumber=\"\" "\
91 "clk_ignore_unused "\
92 "\0" \
93 "initrd_addr=0x83800000\0" \
94 "initrd_high=0xffffffff\0" \
95 "bootcmd_mfg=run mfgtool_args;bootz ${loadaddr} ${initrd_addr} ${fdt_addr};\0" \
96
Tzu-Jung Lee73f1b802015-10-27 23:00:50 +000097#define CONFIG_DFU_ENV_SETTINGS \
98 "dfu_alt_info=image raw 0 0x800000;"\
99 "u-boot raw 0 0x4000;"\
100 "bootimg part 0 1;"\
101 "rootfs part 0 2\0" \
102
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500103#define CONFIG_EXTRA_ENV_SETTINGS \
Peng Fan79e355f2016-01-28 16:55:08 +0800104 UPDATE_M4_ENV \
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500105 CONFIG_MFG_ENV_SETTINGS \
Tzu-Jung Lee73f1b802015-10-27 23:00:50 +0000106 CONFIG_DFU_ENV_SETTINGS \
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500107 "script=boot.scr\0" \
108 "image=zImage\0" \
109 "console=ttymxc0\0" \
110 "fdt_high=0xffffffff\0" \
111 "initrd_high=0xffffffff\0" \
112 "fdt_file=imx7d-sdb.dtb\0" \
113 "fdt_addr=0x83000000\0" \
114 "boot_fdt=try\0" \
115 "ip_dyn=yes\0" \
Peng Fanebe517b2015-10-29 15:54:53 +0800116 "videomode=video=ctfb:x:480,y:272,depth:24,pclk:108695,le:8,ri:4,up:2,lo:4,hs:41,vs:10,sync:0,vmode:0\0" \
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500117 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
118 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
119 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
120 "mmcautodetect=yes\0" \
121 "mmcargs=setenv bootargs console=${console},${baudrate} " \
122 "root=${mmcroot}\0" \
123 "loadbootscript=" \
124 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
125 "bootscript=echo Running bootscript from mmc ...; " \
126 "source\0" \
127 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
128 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
129 "mmcboot=echo Booting from mmc ...; " \
130 "run mmcargs; " \
131 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
132 "if run loadfdt; then " \
133 "bootz ${loadaddr} - ${fdt_addr}; " \
134 "else " \
135 "if test ${boot_fdt} = try; then " \
136 "bootz; " \
137 "else " \
138 "echo WARN: Cannot load the DT; " \
139 "fi; " \
140 "fi; " \
141 "else " \
142 "bootz; " \
143 "fi;\0" \
144 "netargs=setenv bootargs console=${console},${baudrate} " \
145 "root=/dev/nfs " \
146 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
147 "netboot=echo Booting from net ...; " \
148 "run netargs; " \
149 "if test ${ip_dyn} = yes; then " \
150 "setenv get_cmd dhcp; " \
151 "else " \
152 "setenv get_cmd tftp; " \
153 "fi; " \
154 "${get_cmd} ${image}; " \
155 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
156 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
157 "bootz ${loadaddr} - ${fdt_addr}; " \
158 "else " \
159 "if test ${boot_fdt} = try; then " \
160 "bootz; " \
161 "else " \
162 "echo WARN: Cannot load the DT; " \
163 "fi; " \
164 "fi; " \
165 "else " \
166 "bootz; " \
167 "fi;\0"
168
169#define CONFIG_BOOTCOMMAND \
170 "mmc dev ${mmcdev};" \
171 "mmc dev ${mmcdev}; if mmc rescan; then " \
172 "if run loadbootscript; then " \
173 "run bootscript; " \
174 "else " \
175 "if run loadimage; then " \
176 "run mmcboot; " \
177 "else run netboot; " \
178 "fi; " \
179 "fi; " \
180 "else run netboot; fi"
181
182#define CONFIG_CMD_MEMTEST
183#define CONFIG_SYS_MEMTEST_START 0x80000000
184#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x20000000)
185
186#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
187#define CONFIG_SYS_HZ 1000
188
189#define CONFIG_STACKSIZE SZ_128K
190
191/* Physical Memory Map */
192#define CONFIG_NR_DRAM_BANKS 1
193#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
194
195#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
196#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
197#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
198
199#define CONFIG_SYS_INIT_SP_OFFSET \
200 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
201#define CONFIG_SYS_INIT_SP_ADDR \
202 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
203
204/* FLASH and environment organization */
205#define CONFIG_SYS_NO_FLASH
206#define CONFIG_ENV_SIZE SZ_8K
207#define CONFIG_ENV_IS_IN_MMC
Peng Fan6e1a41c2015-12-22 17:04:24 +0800208
209/*
210 * If want to use nand, define CONFIG_NAND_MXS and rework board
211 * to support nand, since emmc has pin conflicts with nand
212 */
213#ifdef CONFIG_NAND_MXS
214#define CONFIG_CMD_NAND
215#define CONFIG_CMD_NAND_TRIMFFS
216
217/* NAND stuff */
218#define CONFIG_SYS_MAX_NAND_DEVICE 1
219#define CONFIG_SYS_NAND_BASE 0x40000000
220#define CONFIG_SYS_NAND_5_ADDR_CYCLE
221#define CONFIG_SYS_NAND_ONFI_DETECTION
222
223/* DMA stuff, needed for GPMI/MXS NAND support */
224#define CONFIG_APBH_DMA
225#define CONFIG_APBH_DMA_BURST
226#define CONFIG_APBH_DMA_BURST8
227#endif
228
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500229#define CONFIG_ENV_OFFSET (8 * SZ_64K)
Peng Fan6e1a41c2015-12-22 17:04:24 +0800230#ifdef CONFIG_NAND_MXS
231#define CONFIG_SYS_FSL_USDHC_NUM 1
232#else
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500233#define CONFIG_SYS_FSL_USDHC_NUM 2
Peng Fan6e1a41c2015-12-22 17:04:24 +0800234#endif
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500235
236#define CONFIG_SYS_MMC_ENV_DEV 0 /* USDHC1 */
237#define CONFIG_SYS_MMC_ENV_PART 0 /* user area */
238#define CONFIG_MMCROOT "/dev/mmcblk0p2" /* USDHC1 */
239
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500240/* USB Configs */
241#define CONFIG_CMD_USB
242#define CONFIG_USB_EHCI
243#define CONFIG_USB_EHCI_MX7
244#define CONFIG_USB_STORAGE
245#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
246#define CONFIG_USB_HOST_ETHER
247#define CONFIG_USB_ETHER_ASIX
248#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
249#define CONFIG_MXC_USB_FLAGS 0
250#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
251
252#define CONFIG_IMX_THERMAL
253
Tzu-Jung Lee73f1b802015-10-27 23:00:50 +0000254#define CONFIG_CI_UDC
255#define CONFIG_USBD_HS
256#define CONFIG_USB_GADGET_DUALSPEED
257
258#define CONFIG_USB_GADGET
259#define CONFIG_CMD_USB_MASS_STORAGE
260#define CONFIG_USB_FUNCTION_MASS_STORAGE
261#define CONFIG_USB_GADGET_DOWNLOAD
262#define CONFIG_USB_GADGET_VBUS_DRAW 2
263
264#define CONFIG_G_DNL_VENDOR_NUM 0x0525
265#define CONFIG_G_DNL_PRODUCT_NUM 0xa4a5
266#define CONFIG_G_DNL_MANUFACTURER "FSL"
267
268/* USB Device Firmware Update support */
269#define CONFIG_CMD_DFU
270#define CONFIG_USB_FUNCTION_DFU
271#define CONFIG_DFU_MMC
272#define CONFIG_DFU_RAM
273
Peng Fanebe517b2015-10-29 15:54:53 +0800274#define CONFIG_VIDEO
275#ifdef CONFIG_VIDEO
276#define CONFIG_CFB_CONSOLE
277#define CONFIG_VIDEO_MXS
278#define CONFIG_VIDEO_LOGO
279#define CONFIG_VIDEO_SW_CURSOR
280#define CONFIG_VGA_AS_SINGLE_DEVICE
281#define CONFIG_SYS_CONSOLE_IS_IN_ENV
282#define CONFIG_SPLASH_SCREEN
283#define CONFIG_SPLASH_SCREEN_ALIGN
284#define CONFIG_CMD_BMP
285#define CONFIG_BMP_16BPP
286#define CONFIG_VIDEO_BMP_RLE8
287#define CONFIG_VIDEO_BMP_LOGO
288#endif
289
Peng Fan53cc6472015-11-30 17:45:02 +0800290#ifdef CONFIG_FSL_QSPI
291#define CONFIG_CMD_SF
292#define CONFIG_SPI_FLASH
293#define CONFIG_SPI_FLASH_MACRONIX
294#define CONFIG_SPI_FLASH_BAR
295#define CONFIG_SF_DEFAULT_BUS 0
296#define CONFIG_SF_DEFAULT_CS 0
297#define CONFIG_SF_DEFAULT_SPEED 40000000
298#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
299#define FSL_QSPI_FLASH_NUM 1
300#define FSL_QSPI_FLASH_SIZE SZ_64M
301#define QSPI0_BASE_ADDR QSPI1_IPS_BASE_ADDR
302#define QSPI0_AMBA_BASE QSPI0_ARB_BASE_ADDR
303#endif
304
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500305#endif /* __CONFIG_H */